- Designed Specifically for High-Speed Memory Decoders and Data Transmission Systems - Incorporates Three Enable Inputs to Simplify Cascading and/or Data Reception - Flow-Through Architecture Optimizes PCB Layout - Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise - EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process - 650-mA Typical Latch-Up Immunity at 125°C - Package Options Include Plastic Small-Outline Packages, Plastic Thin Shrink Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs #### description The 'ACT11138 circuit is designed to be used in high-performance memory-decoding or datarouting applications requiring very short propagation delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder 54ACT11138 ... J PACKAGE 74ACT11138 ... D, N, OR PW PACKAGE (TOP VIEW) 54ACT11138 . . . FK PACKAGE (TOP VIEW) NC - No internal connection and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. The conditions at the binary select inputs and the three enable inputs select one of eight input lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications. The 54ACT11138 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The 74ACT11138 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. ### logic symbols (alternatives)† † These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, and N packages. ### logic diagram (positive logic) Pin numbers shown are for the D, J, and N packages. ### **FUNCTION TABLE** | ENABLE<br>INPUTS | | | | SELECT<br>INPUTS | | | | | OUTI | PUTS | | | | |------------------|-----|-----|---|------------------|---|----|----|----|------|------|----|----|----| | G1 | G2A | G2B | С | В | Α | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | | Х | Н | Х | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | Х | X | Н | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | L | X | X | Х | X | X | Н | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |-------------------------------------------------------------------------------------------------|--------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Output voltage range, V <sub>O</sub> (see Note 1) | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | ± 20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | $ \pm 50 \text{ mA}$ | | Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$ | ± 50 mA | | Continuous current through V <sub>CC</sub> or GND | | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions | | | 54ACT11138 | | 74ACT | UNIT | | |----------------|------------------------------------|------------|-----|-------|------|------| | | | MIN | MAX | MIN | MAX | UNII | | Vcc | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | | 2 | | V | | $V_{IL}$ | Low-level input voltage | | 0.8 | | 0.8 | V | | ٧ <sub>I</sub> | Input voltage | 0 | VCC | 0 | Vcc | V | | Vo | Output voltage | 0 | VCC | 0 | VCC | V | | lOH | High-level output current | | -24 | | -24 | mA | | loL | Low-level output current | | 24 | | 24 | mA | | Δt/Δν | Input transition rise or fall rate | 0 | 10 | 0 | 10 | ns/V | | TA | Operating free-air temperature | -55 | 125 | - 40 | 85 | °C | ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | vcc | T <sub>A</sub> = 25°C | | | 54AC | Γ11138 | 74ACT11138 | | UNIT | |--------------------|---------------------------------------------------------------|-------|-----------------------|-----|-------|------|--------|------------|------|------| | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | ONIT | | | I <sub>OH</sub> = - 50 μA | 4.5 V | 4.4 | | | 4.4 | | 4.4 | | V | | | ΙΟΗ = – 50 μΑ | 5.5 V | 5.4 | | | 5.4 | | 5.4 | | | | Vou | | 4.5 V | 3.94 | | | 3.7 | | 3.8 | | | | VOH | I <sub>OH</sub> = -24 mA | 5.5 V | 4.94 | | | 4.7 | | 4.8 | | | | | $I_{OH} = -50 \text{ mA}^{\dagger}$ | 5.5 V | | | | 3.85 | | | | | | | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V | | | | | | 3.85 | | | | | I <sub>OL</sub> = 50 μA | 4.5 V | | | 0.1 | | 0.1 | | 0.1 | V | | | 10L = 30 μΛ | 5.5 V | | | 0.1 | | 0.1 | | 0.1 | | | Voi | I <sub>OL</sub> = 24 mA | 4.5 V | | | 0.36 | | 0.5 | | 0.44 | | | VOL | | 5.5 V | | | 0.36 | | 0.5 | | 0.44 | | | | $I_{OL} = 50 \text{ mA}^{\dagger}$ | 5.5 V | | | | | 1.65 | | | | | | $I_{OL} = 75 \text{ mA}^{\dagger}$ | 5.5 V | | | | | | | 1.65 | | | lį | $V_I = V_{CC}$ or GND | 5.5 V | | | ± 0.1 | | ± 1 | | ± 1 | μΑ | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 4 | | 80 | | 40 | μΑ | | Δl <sub>CC</sub> ‡ | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V | | | 0.9 | | 1 | | 1 | mA | | C <sub>i</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V | | 3.5 | | | | | | pF | <sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms. # switching characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | T <sub>A</sub> = 25°C | | | 54ACT11138 | | 74ACT11138 | | UNIT | |------------------|-----------------|----------------|-----------------------|-----|-----|------------|------|------------|-----|------| | PARAMETER | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>PLH</sub> | A, B, C | Any Y | 1.5 | 6.1 | 8.9 | 1.5 | 10.5 | 1.5 | 9.8 | ns | | t <sub>PHL</sub> | | | 1.5 | 6 | 8.7 | 1.5 | 10.3 | 1.5 | 9.7 | | | t <sub>PLH</sub> | G1 | Υ | 1.5 | 5.5 | 8 | 1.5 | 9.4 | 1.5 | 8.9 | | | t <sub>PHL</sub> | | | 1.5 | 6 | 7.9 | 1.5 | 9.5 | 1.5 | 8.9 | ns | | t <sub>PLH</sub> | G2A, G2B | Anv | 1.5 | 6.4 | 8.3 | 1.5 | 9.9 | 1.5 | 9.3 | 20 | | t <sub>PHL</sub> | | Any Y | 1.5 | 6 | 8.8 | 1.5 | 10.5 | 1.5 | 9.8 | ns | ### operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|-------------------------------------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 88 | pF | <sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or VCC. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. - B. Input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f = 3 \text{ ns}$ , $t_f = 3 \text{ ns}$ . - C. The outputs are measured one at a time with one input transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated