## 54ACQ/74ACQ153 • 54ACTQ/74ACTQ153 Quiet Series Dual 4-Input Multiplexer

## General Description

The 'ACQ/'ACTQ153 is a high-speed dual 4 -input multiplexer with common select inputs and individual enable inputs for each section. It can select two lines of data from four sources. The two buffered outputs present data in the true (non-inverted) form. In addition to multiplexer operation, the 'ACQ/'ACTQ153 can act as a function generator and generate any two functions of three variables.

## Features

- Outputs source/sink 24 mA
- 'ACTQ153 has TTL-compatible inputs

■ Guaranteed simultaneous switching noise level and dynamic threshold performance

- Guaranteed pin-to-pin skew AC performance - Improved latch-up immunity

The information for the 'ACQ153 is advanced information only.
Ordering Code: See Section 8

## Logic Symbols



## Connection Diagrams



TL/F/10244-4

## Functional Description

The 'ACQ/'ACTQ153 is a dual 4 -input multiplexer. It can select two bits of data from up to four sources under the control of the common Select inputs ( $\mathrm{S}_{0}, \mathrm{~S}_{1}$ ). The two 4-input multiplexer circuits have individual active-LOW Enables ( $\bar{E}_{a}, \bar{E}_{b}$ ) which can be used to strobe the outputs indepedently. When the Enables ( $\overline{\mathrm{E}}_{\mathrm{a}}, \overline{\mathrm{E}}_{\mathrm{b}}$ ) are HIGH, the corresponding outputs $\mathrm{Z}_{\mathrm{a}}, \mathrm{Z}_{\mathrm{b}}$ ) are forced LOW. The 'ACQ/'ACTQ153 is the logic implementation of a 2-pole, 4position switch, where the position of the switch is determined by the logic levels supplied to the Select inputs. The logic equations for the outputs are shown below.

$$
\begin{aligned}
\mathrm{Z}_{\mathrm{a}}= & \bar{E}_{\mathrm{a}} \bullet\left(I_{0 \mathrm{a}} \bullet \bar{S}_{1} \bullet \bar{S}_{0}+I_{1 \mathrm{a}} \bullet \bar{S}_{1} \bullet \mathrm{~S}_{0}+\right. \\
& \left.I_{2 \mathrm{a}} \bullet \mathrm{~S}_{1} \bullet \bar{S}_{0}+I_{3 a} \bullet \mathrm{~S}_{1} \bullet \mathrm{~S}_{0}\right) \\
\mathrm{Z}_{\mathrm{b}}= & \bar{E}_{\mathrm{b}} \bullet\left(l_{0 b} \bullet \bar{S}_{1} \bullet \bar{S}_{0}+I_{1 \mathrm{~b}} \bullet \bar{S}_{1} \bullet \mathrm{~S}_{0}+\right. \\
& \left.I_{2 \mathrm{~b}} \bullet \mathrm{~S}_{1} \bullet \bar{S}_{0}+I_{3 b} \bullet \mathrm{~S}_{1} \bullet \mathrm{~S}_{0}\right)
\end{aligned}
$$

## Truth Table

| Select <br> Inputs |  | Inputs (a or b) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output |  |  |  |  |  |  |  |
| S $_{0}$ | S $_{1}$ | E | I $_{0}$ | I $_{1}$ | I $_{2}$ | I $_{3}$ | Z |
| X | X | H | X | X | X | X | L |
| L | L | L | L | X | X | X | L |
| L | L | L | H | X | X | X | H |
| H | L | L | X | L | X | X | L |
|  |  |  |  |  |  |  |  |
| H | L | L | X | H | X | X | H |
| L | H | L | X | X | L | X | L |
| L | H | L | X | X | H | X | H |
| H | H | L | X | X | X | L | L |
| H | H | L | X | X | X | H | H |

$H=$ HIGH Voltage Level
$L=$ LOW Voltage Level
$X=$ Immaterial

## Logic Diagram



TL/F/10244-5
Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for avallability and specifications.

Supply Voltage (VCC)
DC Input Diode Current (IIK)

$$
\begin{aligned}
& V_{1}=-0.5 V \\
& V_{1}=V_{C C}+0.5 V
\end{aligned}
$$

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V} \\
\\
-20 \mathrm{~mA} \\
\\
+20 \mathrm{~mA}
\end{array}
$$

DC Input Voltage ( $\mathrm{V}_{1}$ )
DC Output Diode Current (Iok)

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{O}}=-0.5 \mathrm{~V} \\
& \mathrm{~V}_{\mathrm{O}}=\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}
\end{aligned}
$$

-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$-20 \mathrm{~mA}$

$$
+20 \mathrm{~mA}
$$

DC Output Voltage (Vo)
DC Output Source
or Sink Current (0)

DC VCC or Ground Current per Output Pin (lcc or IGND)
Storage Temperature (TSTG)
DC Latch-Up Source or Sink Current
$\pm 300 \mathrm{~mA}$
Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) CDIP
$175^{\circ} \mathrm{C}$
PDIP to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply. temperature, and output/input loading variables. National does not recommend operation of FACTTM circuits outside databook specifications.

Recommended Operating Conditions

| Supply Voltage (VCC) |  |
| :--- | ---: |
| 'ACQ | 2.0 V to 6.0 V |
| 'ACTQ | 4.5 V to 5.5 V |
| Input Voltage $\left(\mathrm{V}_{1}\right)$ | 0 V to $\mathrm{V}_{\mathrm{CC}}$ |
| Output Voltage $\left(\mathrm{V}_{\mathrm{O}}\right)$ | 0 V to V CC |
| Operating Temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |
| 74ACQ/ACTQ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| 54ACQ/ACTQ | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

Minimum Input Edge Rate $\Delta V / \Delta t$
'ACQ Devices
$\mathrm{V}_{\text {IN }}$ from $30 \%$ to $70 \%$ of $V_{\text {CC }}$
$\mathrm{V}_{\mathrm{CC}}$ @3.0V, 4.5V, 5.5V
125 mV/ns
Minimum Input Edge Rate $\Delta V / \Delta t$
'ACTQ Devices
$\mathrm{V}_{\text {IN }}$ from 0.8 V to 2.0 V
$\mathrm{V}_{\mathrm{CC}}$ @ $4.5 \mathrm{~V}, 5.5 \mathrm{~V}$

## DC Characteristics for 'ACT Family Devices

| Symbol | Parameter | $V_{C c}$ <br> (V) | 74A | TQ | 54ACTQ | 74ACTQ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\begin{gathered} T_{A}= \\ -55^{\circ} C \text { to }+125^{\circ} C \end{gathered}$ | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Typ | Guaranteed Limits |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | $\begin{aligned} & \hline 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \\ & \hline \end{aligned}$ | V | $\begin{aligned} & V_{\text {OUT }}=0.1 \mathrm{~V} \\ & \text { or } V_{C C}-0.1 \mathrm{~V} \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage | $\begin{aligned} & \hline 4.5 \\ & 5.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 1.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.8 \\ & \hline \end{aligned}$ | V | $\begin{aligned} & V_{\text {OUT }}=0.1 \mathrm{~V} \\ & \text { or } V_{\text {CC }}-0.1 \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 4.49 \\ & 5.49 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.4 \\ & 5.4 \end{aligned}$ |  | lout $=-50 \mu \mathrm{~A}$ |
|  |  | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ |  | $\begin{aligned} & 3.86 \\ & 4.86 \end{aligned}$ | $\begin{aligned} & 3.70 \\ & 4.70 \end{aligned}$ | $\begin{aligned} & 3.76 \\ & 4.76 \end{aligned}$ | V | $\begin{aligned} { }^{\bullet} \mathrm{V}_{\text {IN }}= & V_{\text {IL }} \text { or } V_{\text {IH }} \\ I_{\mathrm{OH}} & -24 \mathrm{~mA} \\ & -24 \mathrm{~mA} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & 4.5 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 0.001 \\ & 0.001 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \end{aligned}$ |  | IOUT $=50 \mu \mathrm{~A}$ |
|  |  | $\begin{array}{r} 4.5 \\ 5.5 \\ \hline \end{array}$ |  | $\begin{array}{r} 0.36 \\ 0.36 \\ \hline \end{array}$ | $\begin{aligned} & 0.50 \\ & 0.50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.44 \\ & 0.44 \end{aligned}$ | V | $\begin{aligned} & { }^{*} V_{\text {IN }}=V_{\text {IL }} \text { or } V_{\text {IH }} \\ & 24 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OL}} \quad 24 \mathrm{~mA} \\ & \hline \end{aligned}$ |
| IN | Maximum Input Leakage Current | 5.5 |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{l}}=\mathrm{V}_{\mathrm{Cc}}, \mathrm{GND}$ |

[^0]DC Characteristics for 'ACT Family Devices (Continued)

| Symbol | Parameter | VCc <br> (V) | 74A | TQ | 54ACTQ | 74ACTQ | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | $\begin{gathered} T_{A}= \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} T_{A}= \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |  |
|  |  |  | Typ |  | Guaranteed Limits |  |  |  |
| ICCT | Maximum Icc/Input | 5.5 | 0.6 |  | 1.6 | 1.5 | mA | $V_{1}=V_{C C}-2.1 V$ |
| Iold | tMinimum Dynamic Output Current | 5.5 |  |  | 50 | 75 | mA | $\mathrm{V}_{\text {OLD }}=1.65 \mathrm{~V}$ Max |
| IIHD |  | 5.5 |  |  | -50 | -75 | mA | $\mathrm{V}_{\mathrm{OHD}}=3.85 \mathrm{~V}$ Min |
| ICC | Maximum Quiescent Supply Curent | 5.5 |  | 8.0 | 160.0 | 80.0 | $\mu \mathrm{A}$ | $\begin{aligned} & V_{I N}=V_{C C} \\ & \text { or GND (Note 1) } \end{aligned}$ |
| Volp | Maximum High Level Output Noise | 5.0 | 1.1 | 1.5 |  |  | V | Figures 1, 2 (Note 2, 3) |
| Volv | Maximum Low Level Output Noise | 5.0 | -0.6 | -1.2 |  |  | V | Figures 1, 2 |
| VIHD | Maximum High Level Dynamic Input Voltage | 5.0 | 1.9 | 2.2 |  |  | V | (Notes 2, 4) |
| VILD | $\dagger$ Maximum Low Level Dynamic Input Voltage | 5.0 | 1.2 | 0.8 |  |  | V | (Notes 2, 4) |

- All outputs loaded; thresholds on input associated with output under test.
tMaximum test duration $\mathbf{2 . 0} \mathbf{~ m s}$, one output loaded at a time.
Note 1: Icc for 54ACTQ © $25^{\circ} \mathrm{C}$ is identical to $74 \mathrm{ACTQ} 25^{\circ} \mathrm{C}$.
Note 2: Worst case package.
Note 3: Max number of Data Inputs defined as ( $n$ ). $n-1$ Data Inputs are driven OV to 5 V . One Data Input © $V_{\mathbb{I N}}=\mathrm{GND}$.
Note 4: Max number of Data Inputs $(n)$ switching. $(n-1)$ Inputs switching OV to 5V ('ACTQ). Input-under-test switching: 5V to threshold ( $V_{\text {ILD }}$ ), OV to threshold $\left(V_{\mathrm{IHD}}\right), \mathrm{I}=1 \mathrm{MHz}$.
AC Electrical Characteristics: See Section 2 for Waveforms

| Symbol | Parameter | $\begin{gathered} V_{c c} \\ (V) \end{gathered}$ | 74ACTQ |  |  | 54ACTQ |  | 74ACTQ |  | Units | Fig. No. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C} \\ \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  |  | $\begin{gathered} T_{A}=-55^{\circ} \mathrm{C} \\ t 0+125^{\circ} \mathrm{C} \\ C_{\mathrm{L}}=50 \mathrm{pF} \end{gathered}$ |  | $\begin{gathered} T_{A}=-40^{\circ} \mathrm{C} \\ \text { to }+85^{\circ} \mathrm{C} \\ C_{L}=50 \mathrm{pF} \end{gathered}$ |  |  |  |
|  |  |  | Min | Typ | Max | Min | Max | Min | Max |  |  |
| ${ }^{\text {tplH }}$ | Propagation Delay $S_{n} \text { to } Z_{n}$ | 5.0 | 3.0 | 7.0 | 11.5 |  |  | 2.0 | 13.5 | ns | 2-3, 4 |
| ${ }^{\text {tPHL }}$ | Propagation Delay $S_{n}$ to $Z_{n}$ | 5.0 | 3.0 | 7.0 | 11.5 |  |  | 2.5 | 13.5 | ns | 2-3, 4 |
| ${ }^{\text {tpLH }}$ | Propagation Delay $\bar{E}_{n}$ to $Z_{n}$ | 5.0 | 2.0 | 6.5 | 10.5 |  |  | 2.0 | 12.5 | ns | 2-3, 4 |
| ${ }_{\text {tphL }}$ | Propagation Delay $E_{n}$ to $Z_{n}$ | 5.0 | 3.0 | 6.0 | 9.5 |  |  | 2.5 | 11.0 | ns | 2-3, 4 |
| ${ }^{\text {tpLH }}$ | Propagation Delay $I_{n}$ to $Z_{n}$ | 5.0 | 2.5 | 5.5 | 9.5 |  |  | 2.0 | 11.0 | ns | 2-3, 4 |
| $\mathrm{t}_{\text {PHL }}$ | Propagation Delay $I_{n}$ to $Z_{n}$ | 5.0 | 2.0 | 5.5 | 9.5 |  |  | 2.0 | 11.0 | ns | 2-3, 4 |

${ }^{\bullet}$ Voltage Range 5.0 is $5.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$
Capacitance

| Symbol | Parameter | Typ | Units | Conditions |
| :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | 4.5 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation <br> Capacitance | 65.0 | pF | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |


[^0]:    *All outputs loaded; thresholds on input associated with output under test.
    tMaximum test duration 2.0 ms, one output loaded at a time.

