The 8415 is a Dual 5-Input NAND Gate with bare output collectors. Absence of an output pull-up structure allows the user complete freedom in the use of the 8415 in collector-logic (wired-AND) and similar applications. Proper pull-up resistor selection will allow as many as 30 outputs to be tied together. Collector logic, using the 8415, can provide increased system flexibility and lower system cost due to reduced can count. Section 4 of this handbook provides detailed usage rules and collector-logic information for this element. ## BASIC CIRCUIT SCHEMATIC ## ELECTRICAL CHARACTERISTICS (NOTES: 1,2,3,4,5,6,12) | ACCEPTANCE<br>TEST<br>SUB-GROUP | C HA RACTER ISTIC | LIMITS | | | | TEST CONDITIONS | | | | | | | |---------------------------------|----------------------------------------------------|----------------------|------|----------------------|----------------|--------------------------|-----------------------|-------------------------|-------------------------|----------------------------|----------------------------------|--------------| | | | MIN. | TYP. | MAX. | UNITS | TEMP.<br>S8415 | TEMP.<br>N8415 | v <sub>cc</sub> | DRIVEN<br>INPUT | OTHER<br>INPUTS | OUTPUTS | NOTES | | A-4 | "1" OUTPUT LEAKAGE CURRENT | | | 40 | μΑ | +125°C | +75°C | 5.0V | 0.7V | | | 11 | | A - 5<br>A - 3<br>A - 4 | "0" OUTPUT VOLTAGE | | | 0.35<br>0.35<br>0.35 | v<br>v<br>v | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 4.75V<br>5.0V<br>4.75V | 2.0V<br>2.0V<br>2.0V | 2. 0V<br>2. 0V<br>2. 0V | 8. 2mA<br>8. 2mA<br>8. 2mA | 8<br>8<br>8 | | C-1<br>A-3<br>C-1 | "0" INPUT CURRENT | -0.1<br>-0.1<br>-0.1 | | -1.2<br>-1.2<br>-1.2 | mA<br>mA<br>mA | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 5.25V<br>5.25V<br>5.25V | 0.35V<br>0.35V<br>0.35V | 5. 25V<br>5. 25V<br>5. 25V | l. | | | A-4 | "1" INPUT CURRENT | | | 25 | μΑ | +125°C | +75°C | 5.0V | 0V | | | | | <b>A</b> -6 | PAIR DELAY | 50 | i | 150 | ns | +25°C | +25°C | 5. 0V | | | D.C. F.O. = 9 | 9 | | C-2 | FALL TIME | | | 75 | ns | -55°C | 0°C | 4.75V | | | A.C. F.O. = 2 | 10 | | C-2<br>C-2 | TURN-ON DELAY<br>TURN-OFF DELAY | | | 40<br>50 | ns<br>ns | +25°C<br>+25°C | +25°C<br>+25°C | 5.0V<br>5.0V | | | D. C. F.O. = 9<br>D. C. F.O. = 1 | 9,14<br>9,14 | | C-2 | INPUT CAPACITANCE | | | 3.0 | pf | +25℃ | +25°C | 5.0V | 2.0V | | | 7 | | A-2 | POWER CONSUMPTION OUTPUT "0" (Per Gate) OUTPUT "1" | | | 22.6<br>7.3 | mW<br>mW | +25°C<br>+25°C | +25°C<br>+25°C | 5. 25V<br>5. 25V | ov | | | | | A - 2<br>A - 2 | INPUT VOLTAGE RATING<br>OUTPUT VOLTAGE RATING | 5.5<br>7.0 | ) | | v<br>v | +25°C<br>+25°C | +25°C<br>+25°C | 5. 0V<br>5. 0V | 50μA<br>0V | 0V | | 13 | ## Notes: - All voltage and capacitance measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. All measurements are taken with ground pin tied to zero volts. Positive current flow is defined as into the terminal referenced. Positive NAND Logic definition: "UP" Level = "\partial", "DOWN" Level = "\partial". Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. Measurements apply to each gate element independently. Capacitance as measured on Boonton Electronic Corporation Model 75A-S8 Capacitance Bridge or equivalent. f=1 MHz, $V_{\text{AC}}=25 \text{mV}_{\text{TMS}}$ . All pins not specifically referenced are tied to guard for capacitance tests. Output pins are left open. - 8. Output sink current is supplied through a resistor to $\ensuremath{V_{\!\text{ec}}}$ . - 9. One DC fan-out is defined as 0.8mA. - 10. One AC fan-out is defined as 50pf. - 11. Connect an external 1K $\pm 1\%$ resistor from $V_{\rm CC}$ to the output terminal for this test. - 12. Manufacturer reserves the right to make design and process changes and improve- - 13. Connect an external $1K \pm 1\%$ resistor from 6.3V to the output terminal. - 14. Detailed test conditions for AC testing are in Section 3.