# Segment-type LCD driver **BU9729K**

The BU9729K is a driver for segmented liquid crystal displays, which enables connection with a microcomputer through a serial interface. 4-bit common output and an internal power supply circuit for LCD drive make it possible to configure a low-cost display system.

#### Applications

Movie projectors, car audio equipment, telephones

#### Features

- 1) Serial interface (8-bit length).
- 2) Display RAM: 72bits, internal (up to 72 segments can be displayed).
- 3) Internal power supply circuit for liquid crystal drive.
- 4) Display duty: 1 / 4.
- 5) Low-voltage and low-current operation supported.

#### Block diagram



# Pin assignments



Fig.1

# ●Pin descriptions

| Pin name        | Pin No. | 1/0      | Function                                                                                             |
|-----------------|---------|----------|------------------------------------------------------------------------------------------------------|
| OSC1            | 1       | ,        | These are the I / O pins for the internal oscillator.                                                |
|                 | -       | '        | Resistance should be connected between the pins when the internal clock is operating.                |
| OSC2            | 2       | 0        | When an external clock is operating, input should be done from OSC1, and OSC2 should be left open.   |
| Vss             | 3       | _        | This is the Vss pin.                                                                                 |
| Vc              | 4       |          | This is the power supply pin for LCD drive.                                                          |
| VLCD            | 5       | _        | The condition $V_{LCD} \ge V_C \ge V_{SS}$ must be satisfied.                                        |
| V <sub>DD</sub> | 6       | _        | This is the V <sub>DD</sub> pin.                                                                     |
| SCK             | 7       |          | This is the shift lock input pin for serial data.                                                    |
| SCK             | /       | <b>'</b> | The contents of the SD pin are read one bit at a time at the rising edge of this pin.                |
|                 |         |          | This is the serial data input pin.                                                                   |
| SD              | 8       | ı        | Display data and commands are input here.                                                            |
|                 |         |          | When this is "0", display data is not displayed, and when "1", the data is displayed.                |
|                 |         |          | This is the chip select signal input pin.                                                            |
| CS              | 9       | ı        | When this is LOW, SD input can be received.                                                          |
|                 |         |          | The SCK counter is incremented at the timing at which $\overline{\text{CS}}$ goes from HIGH to LOW.  |
|                 |         |          | This is the signal input which recognizes whether the SD input consists of commands or display data. |
| C/D̄            | 10      | ı        | When the SCK of the eighth clock rises, this pin judges the input to be display data if the          |
|                 |         |          | level is LOW, and a command if the level is HIGH.                                                    |
| COM1            |         |          | These are the common output pins for LCD drive.                                                      |
| ~               | 11 ~ 14 | 0        | They are connected to the commons of the LCD panel.                                                  |
| COM4            |         |          |                                                                                                      |
| SEG1            |         |          | These are the segment output pins for LCD drive.                                                     |
| ~               | 15 ~ 32 | 0        | They are connected to the segments of the LCD panel.                                                 |
| SEG18           |         |          |                                                                                                      |

# ●Absolute maximum ratings (Ta = 25°C, Vss = 0V)

| Parameter              | Symbol          | Limits                        | Unit |
|------------------------|-----------------|-------------------------------|------|
| Power supply voltage 1 | V <sub>DD</sub> | − 0.3 ~ <b>+</b> 7.0          | V    |
| Power supply voltage 2 | VLCD            | - 0.3 ~ + 7.0*1               | V    |
| Power dissipation      | Pd              | 400*2                         | mW   |
| Operating temperature  | Topr            | <b>− 20 ~ + 75</b>            | °C   |
| Storage temperature    | Tstg            | − 55 ~ + 125                  | °C   |
| Input voltage          | Vin             | - 0.3 ~ VDD + 0.3             | V    |
| Output voltage         | Vouт            | - 0.3 ~ V <sub>DD</sub> + 0.3 | V    |

<sup>\*1</sup> The condition  $V_{LCD} \ge V_C \ge V_{SS}$  must be satisfied.

<sup>\*2</sup> Reduced by -4.0mW for each increase in Ta of 1°C over 25°C.



## ●Recommended operating conditions (Ta = 25°C, Vss = 0V)

| Parameter              | Symbol | Min. | Тур. | Max. | Unit | Conditions                                                    |
|------------------------|--------|------|------|------|------|---------------------------------------------------------------|
| Power supply voltage 1 | VDD    | 2.5  | _    | 5.5  | V    | _                                                             |
| Power supply voltage 2 | VLCD   | 2.5  | _    | 5.5  | V    | The condition $V_{LCD} \ge V_C \ge V_{SS}$ must be satisfied. |
| Oscillation frequency  | fosc   | _    | 36   | _    | kHz  | $R_f = 470k\Omega$                                            |

#### Electrical characteristics

DC characteristics (unless otherwise noted, VDD = 2.5V to 5.5V, Vss = 0V, Ta = 25°C)

| Parameter                  | Symbol           | Min.            | Тур. | Max.            | Unit | Conditions                  | Applicable pin                                      |  |
|----------------------------|------------------|-----------------|------|-----------------|------|-----------------------------|-----------------------------------------------------|--|
| land bish land value       | V <sub>IH1</sub> | × 8.0           | _    | V <sub>DD</sub> | V    |                             | OSC1, SD, SCK, C / $\overline{D}$ , $\overline{CS}$ |  |
| Input high level voltage   |                  | V <sub>DD</sub> |      |                 | V    | _                           |                                                     |  |
| Input low level voltage    | VIL1             | 0               | _    | 0.2×            | V    |                             | _                                                   |  |
| input low level voltage    |                  |                 |      | V <sub>DD</sub> | V    | _                           |                                                     |  |
| LCD driver on-resistance*1 | Ron              | _               | _    | 30              | kΩ   | ΔVon = 0.1V                 | SEG1 ~ 32, COM1 ~ 4                                 |  |
| Input high level current 2 | I <sub>IL2</sub> | _               | _    | 2               | μА   | Vin = 0                     | OSC1, SD, SCK, C / $\overline{D}$ , $\overline{CS}$ |  |
| Input low level current    | lін              | -2              | _    | _               | μА   | VIN = VDD                   | OSC1, SD, SCK, C / $\overline{D}$ , $\overline{CS}$ |  |
| Input capacitance          | Cī               | _               | 5    | _               | pF   | _                           | SD,SCK, C / $\overline{D}$ , $\overline{CS}$        |  |
|                            |                  | _               | 0.05 | 1               | μА   | While quiescent*2           |                                                     |  |
| 0                          |                  | _               | 8    | 25              | μΑ   | When "ALL OFF" is displayed | V                                                   |  |
| Current consumption        | IDD              | _               | 40   | 80              | μА   | For display operations*3    | VDD                                                 |  |
|                            |                  | _               | 100  | 250             | μΑ   | For access operations*4     |                                                     |  |

<sup>\*1</sup> The internal power supply impedance is not included in the LCD driver on-resistance.

AC characteristics (unless otherwise noted,  $V_{DD} = 2.5V$  to 5.5V,  $V_{SS} = 0V$ , Ta = 25°C)

| Parameter                       | Symbol          | Min. | Тур. | Max. | Unit | Conditions                        |
|---------------------------------|-----------------|------|------|------|------|-----------------------------------|
| SCK rise time                   | tтьн            | _    | _    | 100  | ns   | _                                 |
| SCK fall time                   | <b>t</b> THL    | _    | _    | 100  | ns   | _                                 |
| SCK cycle time                  | tcyc            | 800  | _    | _    | ns   | _                                 |
| Command wait time               | twait           | 800  | _    | _    | ns   | _                                 |
| SCK pulse width HIGH            | twH1            | 300  | _    | _    | ns   | _                                 |
| SCK pulse width LOW             | twL1            | 300  | _    | _    | ns   | _                                 |
| Data setup time                 | tsu1            | 100  | _    | _    | ns   | _                                 |
| Data hold time                  | t <sub>H1</sub> | 100  | _    | _    | ns   | _                                 |
| CS pulse width HIGH             | twH2            | 300  | _    | _    | ns   | _                                 |
| CS pulse width LOW              | twL2            | 6400 | _    | _    | ns   | _                                 |
| CS setup time                   | tsu2            | 100  | _    | _    | ns   | _                                 |
| CS hold time                    | <b>t</b> H2     | 100  | _    | _    | ns   | _                                 |
| $C  /  \overline{D}$ setup time | <b>t</b> su3    | 100  | _    | _    | ns   | _                                 |
| $C / \overline{D}$ hold time    | <b>t</b> H3     | 100  |      | _    | ns   | 8th rise of SCK used as reference |
| C / D-CS time*5                 | tссн            | 100  | _    | _    | ns   | CS rise used as reference         |
| C / D-SCK time*5                | tscн            | 100  | _    | _    | ns   | 8th fall of SCK used as reference |

<sup>\*5</sup> Should satisfy either one of these conditions.

<sup>\*2</sup> All input is fixed at either VDD or Vss.

<sup>\*3</sup> Except for Rf = 470k $\Omega$  and OSC1, all input is fixed at Vpp or Vss.

<sup>\*4</sup> Rf =  $470k\Omega$ , fSCK = 200kHz.

# ●Input / output circuits

| Pin name               | 1/0 | Equivalent circuit | Pin name                      | 1/0 | Equivalent circuit |
|------------------------|-----|--------------------|-------------------------------|-----|--------------------|
| SD<br>SCK<br>C/D<br>CS | _   | IN VDD  GND        | SEG1<br>SEG18<br>COM1<br>COM4 | 0   | OUT VLCD           |
| OSC1<br>OSC2           | 0   | OSC2 WODD          |                               |     |                    |

## Timing charts



Fig. 2 Interface timing



Fig. 3 Command cycle

#### Data format

Serial data is transmitted using four-line clock synchronous transmission. Serial data with a length of eight bits is input synchronized to SCK. If C /  $\overline{D}$  is HIGH at the rise of the 8 × nth clock of SCK, the serial data is recognized as a command, and if C /  $\overline{D}$  is LOW, the serial data is recognized as display data.

Serial data is input sequentially, starting from the MSB.

## Detailed explanation of commands

The following commands (C /  $\overline{D}$  is HIGH at the 8 × nth clock of SCK) are available for the BU9729K.

#### (1) Address Set



Address data displayed in binary format as AAAAA is set for the address counter.

The address is incremented by two each time input of the display data (8 bits of data) is completed.

### (2) Display On



\*: Don't Care

All displays light, regardless of the contents of the display data RAM (DDRAM). At this point, the contents of the DDRAM do not change.

### (3) Display Off



\*: Don't Care

All displays go out, regardless of the contents of the DDRAM.

At this point, the contents of the DDRAM do not change.

#### (4) Display Start



\*: Don't Care

The display begins, in accordance with the contents of the DDRAM.

#### (5) Display Data RAM (DDRAM) Write

| MSB |   |   |   |   |   |   |   |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|
| 1   | 0 | 0 | * | D | D | D | D |  |  |  |  |

\*: Don't Care

The binary 4-bit data DDDD is written to the DDRAM.

The address is that specified by the Address Set command. After this command is executed, the address is automatically incremented by + 1.

#### (6) Reset

| MSB |   |   |   |   |   |   |   |  |  |  |  |  |
|-----|---|---|---|---|---|---|---|--|--|--|--|--|
| 1   | 1 | 0 | * | * | * | * | * |  |  |  |  |  |

\*: Don't Care

This command should be executed after the power supply has been turned on and before any other command is executed. This command causes the BU9729K to initialize the following:

Display Off

Address Counter Reset

#### Description of functions

## (1) Register

The BU9729K has an 8-bit command / data register. Serial data is read in 8-clock units of SCK.

If the data read into the register is displayed data (C /  $\overline{D}$  is LOW at the eighth clock of SCK), it is written to the DDRAM. If it is command data (C /  $\overline{D}$  is HIGH at the eighth clock of SCK), it is output to the command decoder to control the BU9729K.

#### (2) Address counter

The address counter indicates DDRAM addresses. When the Address Set command is written to a command or data register, the address data is sent automatically to the address counter.

After data has been written to the DDRAM, the address counter increments automatically by either + 1 or + 2. The amount by which the counter increments is determined automatically, based on the following status.

DDRAM 8-bit writing (C /  $\overline{D}$  is LOW at the eighth clock of SCK)  $\rightarrow$  + 2

DDRAM 4-bit writing (C /  $\overline{D}$  is HIGH at the eighth clock of SCK)  $\rightarrow$  + 1

When the address counter has counted to the address 11H, it becomes 00H the next time it is incremented.

#### (3) Display data RAM (DDRAM)

The display data RAM (DDRAM) is used to store display data. It has a capacity of 18 addresses × 4 bits.

The relationship between the DDRAM and the display position is shown below.

#### DD RAM address 00 01 02 03 04 05 06 07 10 11 0 COM1 COM2 1 2 СОМЗ COM4 3

DDRAM addresses set for the address counter are in hexadecimal format, and are displayed as shown below.



(Example) When the DDRAM address is "11" (display position: SEG18)



Display data input to the command / data register (C /  $\overline{D}$  = LOW) is divided into the first four bits and the last four bits, with the specified DDRAM address being written to the first four, and the specified address + 1 being written to the last four. The four bits of display data are written sequentially to the bits of the DDRAM, starting from the MSB on both sides.



When a DDRAM Write command is input (C /  $\overline{D}$  = HIGH), the four bits of display data in the DDRAM Write command are written to the specified DDRAM address. The four bits are written sequentially, starting from the MSB, to the bits of the DDRAM, starting with the MSB of the DDRAM.



#### (4) Timing generator

Connecting Rf between OSC1 and OSC2 causes oscillation of the internal oscillator circuit and generates a display timing signal. Operation can also be initiated by inputting an external clock.



Fig. 4 Rf oscillator circuit

Fig. 5 External clock input

#### (5) LCD driver power supply

The LCD driver power supply is generated by the BU9729K.  $V_1 = 2 \cdot V_C / 3$ ,  $V_2 = V_C / 3$  is generated internally.



Fig. 6 Example of power supply connection

## (6) LCD drive circuit

The LCD drive circuit is configured of 4 common drivers and 18 segment drivers. When oscillation begins, any effective common output automatically outputs a selective waveform, while the others output non-selective waveforms. Segment output automatically outputs drive waveforms, based on the display data and common counter. The common and segment output waveforms are shown in the following examples.

#### ■LCD drive waveforms



Fig. 7

V<sub>DD</sub> has to satisfy the following conditions.



# ●External dimensions (Units: mm)

