May 1998

# **DS3486** Quad RS-422, RS-423 Line Receiver

#### **General Description**

National's quad RS-422. RS-423 receiver features four independent receivers which comply with EIA Standards for the electrical characteristics of balanced/unbalanced voltage digital interface circuits. Receiver outputs are 74LS compatible, TRI-STATE® structures which are forced to a high impedance state when the appropriate output control pin reaches a logic zero condition. A PNP device buffers each output control pin to assure minimum loading for either logic one or logic zero inputs. In addition, each receiver has internal hysteresis circuitry to improve noise margin and discourage output instability for slowly changing input waveforms.

#### **Features**

- Four independent receivers
- TRI-STATE outputs
- Internal hysteresis –140 mV (typ)
- Fast propagation times -19 ns (typ)
- TTL compatible outputs
- 5V supply
- Pin compatible and interchangeable with MC3486

## **Block and Connection Diagrams**



#### **Dual-In-Line Package**



Top View Order Number DS3486M or DS3486N See NS Package Number M16A or N16E

TRI-STATE® is a registered trademark of National Semiconductor Corp

© 1998 National Semiconductor Corporation

www.national.com

#### Absolute Maximum Ratings (Note 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Power Supply Voltage, V <sub>CC</sub>       | 8V              |
|---------------------------------------------|-----------------|
| Input Common-Mode Voltage,                  |                 |
| V <sub>ICM</sub>                            | ±25V            |
| Input Differential Voltage, V <sub>ID</sub> | ±25V            |
| TRI-STATE Control Input                     |                 |
| Voltage, V <sub>I</sub>                     | V8              |
| Output Sink Current, IO                     | 50 mA           |
| Storage Temperature, T <sub>STG</sub>       | -65°C to +150°C |

Maximum Power Dissipation (Note 1) at 25°C

Molded Dip Package 1362 mW 1002 mW SO Package

### **Operating Conditions**

|                                       | Max  | Min  | Units |
|---------------------------------------|------|------|-------|
| Power Supply Voltage, V <sub>CC</sub> | 4.75 | 5.25 | V     |
| Operating Temperature, T <sub>A</sub> | 0    | 70   | °C    |
| Input Common-Mode Voltage             | -7.0 | 7.0  | V     |
| Range, V <sub>ICR</sub>               |      |      |       |

Note 1: Derate Dip molded package 10.2 mW/°C above 25°C. Derate SO package 8.01 mW/°C above 25°C.

#### **Electrical Characteristics** (Note 3)

(Unless otherwise noted, minimum and maximum limits apply over recommended temperature and power supply voltage ranges. Typical values are for  $T_A = 25^{\circ}C$ ,  $V_{CC} = 5V$  and  $V_{IC} = 0V$ .)

| Symbol                      | Parameter                          |                 | Conditions                                                 | Min | Тур   | Max   | Units |
|-----------------------------|------------------------------------|-----------------|------------------------------------------------------------|-----|-------|-------|-------|
| V <sub>IH</sub>             | Input Voltage — High Logic State   | )               |                                                            | 2.0 |       |       | V     |
|                             | (TRI-STATE Control)                |                 |                                                            |     |       |       |       |
| V <sub>IL</sub>             | Input Voltage — Low Logic State    | !               |                                                            |     |       | 0.8   | V     |
|                             | (TRI-STATE Control)                |                 |                                                            |     |       |       |       |
| V <sub>TH(D)</sub>          | Differential Input Threshold Volta | age             | -7V ≤ V <sub>IC</sub> ≤ 7V, V <sub>IH</sub> TRI-STATE = 2V |     | 0.070 | 0.2   | V     |
|                             |                                    |                 | $I_{O} = -0.4 \text{ mA}, V_{OH} \ge 2.7 \text{V}$         |     |       |       |       |
|                             |                                    |                 | $I_{O} = 8 \text{ mA}, V_{OL} \ge 0.5 \text{V}$            |     | 0.070 | -0.2  | V     |
| I <sub>IB (D)</sub> Input E | Input Bias Current                 |                 | V <sub>CC</sub> = 0V or 5.25V, Other Inputs at 0V          |     |       |       |       |
|                             |                                    |                 | $V_I = -10V$                                               |     |       | -3.25 | mA    |
|                             |                                    |                 | V <sub>I</sub> = -3V                                       |     |       | -1.50 | mA    |
| Input Balance               |                                    |                 | V <sub>I</sub> = 3V                                        |     |       | 1.50  | mA    |
|                             |                                    |                 | V <sub>I</sub> = 10V                                       |     |       | 3.25  | mA    |
|                             | Input Balance                      |                 | $-7V \le V_{IC} \le 7V, V_{IH(3C)} = 2V,$                  |     |       |       |       |
|                             |                                    |                 | (Note 5)                                                   |     |       |       |       |
|                             |                                    | V <sub>OH</sub> | $I_{O} = -0.4 \text{ mA}, V_{ID} = 0.4 \text{V}$           | 2.7 |       |       | V     |
|                             |                                    | V <sub>OL</sub> | $I_{O} = 8 \text{ mA}, V_{ID} = -0.4 \text{V}$             |     |       | 0.5   | V     |
| I <sub>OZ</sub> Out         | Output TRI-STATE Leakage Cur       |                 | $V_{I(D)} = 3V, V_{IL} = 0.8V, V_{OL} = 0.5V$              |     |       | -40   | μA    |
|                             |                                    |                 | $V_{I(D)} = -3V, V_{IL} = 0.8V, V_{OH} = 2.7V$             |     |       | 40    | μA    |
| $I_{OS}$                    | Output Short-Circuit Current       |                 | $V_{I(D)} = 3V$ , $V_{IH}$ TRI-STATE = 2V,                 | -15 |       | -100  | mA    |
|                             |                                    |                 | $V_O = 0V$ , (Note 4)                                      |     |       |       |       |
| I <sub>IL</sub>             | Input Current — Low Logic State    |                 | $V_{IL} = 0.5V$                                            |     |       | -100  | μA    |
|                             | (TRI-STATE Control)                |                 |                                                            |     |       |       |       |
| I <sub>IH</sub>             | Input Current — High Logic State   | •               | V <sub>IH</sub> = 2.7V                                     |     |       | 20    | μA    |
|                             | (TRI-STATE Control)                |                 | $V_{IH} = 5.25V$                                           |     |       | 100   | μA    |
| V <sub>IC</sub>             | Input Clamp Diode Voltage          |                 | I <sub>IN</sub> = -10 mA                                   |     |       | -1.5  | V     |
|                             | (TRI-STATE Control)                |                 |                                                            |     |       |       |       |
| I <sub>cc</sub>             | Power Supply Current               |                 | All Inputs V <sub>IL</sub> = 0V                            |     |       | 85    | mA    |

Note 2: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation.

Note 3: All currents into device pins are shown as positive, out of device pins are negative. All voltages referenced to ground unless otherwise noted.

Note 4: Only one output at a time should be shorted.

Note 5: Refer to EIA RS-422/3 for exact conditions.

www.national.com

# Switching Characteristics (Unless otherwise noted, $V_{CC}$ = 5V and $T_A$ = 25 $^{\circ}$ C.)

| Symbol              | Parameter                                              | Min | Тур | Max | Units |
|---------------------|--------------------------------------------------------|-----|-----|-----|-------|
| t <sub>PHL(D)</sub> | Propagation Delay Time — Differential Inputs to Output |     |     |     |       |
|                     | Output High to Low                                     |     | 19  | 35  | ns    |
| t <sub>PLH(D)</sub> | Output Low to High                                     |     | 19  | 30  | ns    |
| t <sub>PLZ</sub>    | TRI-STATE Control to Output                            |     |     |     |       |
|                     | Output Low to TRI-STATE                                |     | 23  | 35  | ns    |
| t <sub>PHZ</sub>    | Output High to TRI-STATE                               |     | 25  | 35  | ns    |
| t <sub>PZH</sub>    | Output TRI-STATE to High                               |     | 18  | 30  | ns    |
| t <sub>PZL</sub>    | Output TRI-STATE to Low                                |     | 20  | 30  | ns    |

# **AC Test Circuits and Switching Time Waveforms**





Input pulse characteristics:  $t_{TLH} = t_{THL} = 6$  ns (10% to 90%) PRR = 1 MHz, 50% duty cycle

FIGURE 1. Propagation Delay Differential Input to Output

www.national.com

PrintDate=1998/05/29 PrintTime=12:58:31 41665 ds005779 Rev. No. 3 cmserv **Proof** 

# AC Test Circuits and Switching Time Waveforms (Continued)



1.5V for  $t_{PHZ}$  and  $t_{PLZ}$ 1.5V for  $t_{PLZ}$  and  $t_{PZL}$ Input pulse characteristics:  $t_{TLH} = t_{THL} = 6$  ns (10% to 90%) PRR = 1 MHz, 50% duty cycle



FIGURE 2. Propagation Delay TRI-STATE Control Input to Output

Book Extract End

www.national.com

Proof



www.national.com

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



6

National Semiconductor Corporation

Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor

Europe
Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 88
Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.