

Serially Controlled Electronic Volume Control that Handles High Voltages



LC7536M

## **Overview**

The LC7536M is an electronic volume control that implements volume, balance, and loudness functions with a minimum number of external components, and can be controlled electronically with serial data.

## **Functions**

- Volume: 81 positions from 0 to −79 dB (in 1-dB steps) and -∞. Since the left and right channels can be controlled separately, a balance function can be implemented easily.
- Loudness: A tap is output from the -20 dB position of a 5 dB step volume control resistor ladder. A loudness function can be implemented by connecting an external RC circuit.
- S (select): Up to two LC7536M ICs can be used on the same bus.
- Serial data input: The LC7536M supports control and communication in the CCB format.

## **Features**

• High voltage handling capability: ±16 V.

- CCB is a trademark of SANYO ELECTRIC CO., LTD.
- CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.
- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

SANYO Electric Co., Ltd. Semiconductor Company TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

# **Package Dimensions**

unit: mm

3216A-MFP30S



# Specifications Absolute Maximum Ratings at $Ta=25^{\circ}C,\,V_{SS}=0$ V

| Parameter                   | Symbol               | Conditions                            | Ratings                                        | Unit |
|-----------------------------|----------------------|---------------------------------------|------------------------------------------------|------|
|                             | V <sub>DD</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | V <sub>SS</sub> to V <sub>SS</sub> + 18        | V    |
| Maximum supply voltage      | V <sub>EE</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | $V_{SS}$ – 18 to $V_{SS}$                      | V    |
|                             | V <sub>CC</sub> max  | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$ | V <sub>SS</sub> to V <sub>SS</sub> + 7         | V    |
|                             | V <sub>IN</sub> max1 | CL, DI, CE                            | 0 to V <sub>CC</sub> + 0.3                     | V    |
| Maximum input voltage       | V <sub>IN</sub> max2 | L5dBIN, R5dBIN, L1dBIN, R1dBIN        | V <sub>EE</sub> – 0.3 to V <sub>DD</sub> + 0.3 | V    |
|                             | V <sub>IN</sub> max3 | S                                     | $V_{CC} - 0.3$ to $V_{DD} + 0.3$               | V    |
| Allowable power dissipation | Pd max               | Ta ≤ 75°C                             | 250                                            | mW   |
| Operating temperature       | Topr                 |                                       | -30 to +75                                     | °C   |
| Storage temperature         | Tstg                 |                                       | -40 to +125                                    | °C   |

# Allowable Operating Ranges at $Ta=-30 \ to \ +75^{\circ}C, \ V_{SS}$ = 0 V

| Parameter                | Symbol             | Conditions                     | Ratings                                 |     |                                         |        |  |
|--------------------------|--------------------|--------------------------------|-----------------------------------------|-----|-----------------------------------------|--------|--|
| Falameter                | Symbol             | Conditions                     | min                                     | typ | max                                     | - Unit |  |
|                          | V <sub>DD</sub>    | V <sub>DD</sub>                | V <sub>CC</sub> + 4.5                   |     | 16                                      | V      |  |
| Supply voltage           | V <sub>EE</sub>    | V <sub>EE</sub>                | -16                                     |     | 0                                       | V      |  |
|                          | V <sub>CC</sub>    | V <sub>CC</sub>                | 4.5                                     | 5   | 5.5                                     | V      |  |
| High lovel input veltage | V <sub>IH</sub> 1  | CL, DI, CE                     | 0.8 V <sub>CC</sub>                     |     | V <sub>CC</sub>                         | V      |  |
| High-level input voltage | V <sub>IH</sub> 2  | S                              | $0.8 \times (V_{DD} - V_{CC}) + V_{CC}$ |     | V <sub>DD</sub>                         | V      |  |
|                          | V <sub>IL</sub> 1  | CL, DI, CE                     | V <sub>SS</sub>                         |     | 0.2 V <sub>CC</sub>                     | V      |  |
| Low-level input voltage  | V <sub>IL</sub> 2  | S                              | V <sub>CC</sub>                         |     | $0.2 \times (V_{DD} - V_{CC}) + V_{CC}$ | V      |  |
| Input voltage amplitude  | V <sub>IN</sub>    | L5dBIN, R5dBIN, L1dBIN, R1dBIN | V <sub>EE</sub>                         |     | V <sub>DD</sub>                         | Vp-p   |  |
| Input pulse width        | tøW                | CL                             | 1                                       |     |                                         | μs     |  |
| Setup time               | t <sub>setup</sub> | CL, DI, CE                     | 1                                       |     |                                         | μs     |  |
| Hold time                | t <sub>hold</sub>  | CL, DI, CE                     | 1                                       |     |                                         | μs     |  |
| Operating frequency      | fopg               | CL                             |                                         |     | 500                                     | kHz    |  |

# Electrical Characteristics at $Ta=25^{\circ}C,\,V_{SS}=0$ V

| Parameter                     | Symbol           | Conditions                                                                                                                                                         | Ratings |       |     | Unit |
|-------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-----|------|
| Parameter                     |                  | Conditions                                                                                                                                                         | min     | typ   | max | Onit |
| Total harmonic distortion     | THD1             | $V_{IN}$ = 1 Vrms, f = 1 kHz, all controls flat overall, $V_{DD}$ – $V_{EE}$ = 32 V                                                                                |         | 0.004 |     | %    |
|                               | THD2             | $V_{IN}$ = 0.1 Vrms, f = 1 kHz, all controls flat overall, $V_{DD}-V_{EE}$ = 32 V                                                                                  |         | 0.02  |     | %    |
| Crosstalk                     | CT               | $\label{eq:VIN} \begin{array}{l} V_{IN} = 1 \ Vrms, \ f = 1 \ kHz, \ V_{DD} - V_{EE} = 32 \ V, \\ All \ controls \ flat \ overall, \ Rg = 1 \ k\Omega \end{array}$ |         | -75   | -60 | dB   |
| Output at maximum attenuation | Vo min           | $V_{IN}$ = 1 V rms, f = 20 kHz, volume control set at –∞, $V_{DD}$ – $V_{EE}$ = 32 V                                                                               |         | -98   |     | dB   |
| Output noise voltage          | V <sub>N</sub>   | All controls flat overall, Rg = 1 kΩ, IHF–A, $V_{DD} - V_{EE} = 32$ V                                                                                              |         | 2     | 10  | μV   |
| Total resistance              | Rvol1            | The 5-dB step volume block                                                                                                                                         |         | 75    |     | kΩ   |
|                               | Rvol2            | The 1-dB step volume block                                                                                                                                         |         | 20    |     | kΩ   |
| Output off leakage current    | I <sub>OFF</sub> | L5dBIN, R5dBIN, LCT1, RCT1, LCT2, RCT2, L5dBOUT,<br>R5dBOUT, L1dBIN, R1dBIN, L1dBOUT, R1dBOUT,<br>LVM, RVM                                                         | -10     |       | +10 | μA   |
| High-level input current      | I <sub>IH</sub>  | CL, DI, CE, $V_{IN} = V_{CC}$                                                                                                                                      |         |       | +10 | μA   |
| Low-level input current       | IIL              | CL, DI, CE, V <sub>IN</sub> = V <sub>SS</sub>                                                                                                                      | -10     |       |     | μA   |
| Current drain                 | I <sub>DD</sub>  | V <sub>DD</sub> = 16 V                                                                                                                                             |         |       | 1   | mA   |
|                               | I <sub>CC</sub>  | V <sub>DD</sub> = 5.5 V                                                                                                                                            |         |       | 1   | mA   |

## **Equivalent Circuit**



**Sample Application Circuit** 



#### Internal Resistor Equivalent Circuit



### **Test Circuit**

• Total harmonic distortion



A11992

• Output noise voltage



• Crosstalk

**Pin Assignment** 

## **Pin Functions**

| Pin No.                               | Pin             | Function                                                                                                                                                                                                                                                                                                                                                            | Equivalent circuit                        |  |  |  |
|---------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|--|--|
| 2                                     | L5dBIN          | 5-dB step attenuator inputs                                                                                                                                                                                                                                                                                                                                         |                                           |  |  |  |
| 29                                    | R5dBIN          | These inputs must be driven by low-impedance circuits.                                                                                                                                                                                                                                                                                                              | A11996                                    |  |  |  |
| 3                                     | LCT1            |                                                                                                                                                                                                                                                                                                                                                                     |                                           |  |  |  |
| 28                                    | RCT1            | Loudness circuit connections     Connect high-band compensation capacitors between the                                                                                                                                                                                                                                                                              | ₹ ₹ <b>★</b><br>CT2 <i>→</i>              |  |  |  |
| 4                                     | LCT2            | CT1 and 5dBIN pins, and connect low-band compensation capacitors between the CT2 and VM pins.                                                                                                                                                                                                                                                                       |                                           |  |  |  |
| 27                                    | RCT2            |                                                                                                                                                                                                                                                                                                                                                                     | CT1 • • • • • • • • • • • • • • • • • • • |  |  |  |
| 5                                     | L5dBOUT         | <ul> <li>5-dB step attenuator outputs</li> <li>These signals should be received by loads of about 47 kΩ</li> </ul>                                                                                                                                                                                                                                                  |                                           |  |  |  |
| 26                                    | R5dBOUT         | to 1 M $\Omega$ .                                                                                                                                                                                                                                                                                                                                                   | A11999                                    |  |  |  |
| 7                                     | L1dBIN          | 1-dB step attenuator inputs                                                                                                                                                                                                                                                                                                                                         |                                           |  |  |  |
| 24                                    | R1dBIN          | These inputs must be driven by low-impedance circuits.                                                                                                                                                                                                                                                                                                              | A12000                                    |  |  |  |
| 8                                     | L1dBOUT         | <ul> <li>1-dB step attenuator outputs</li> <li>These signals should be received by loads of about 47 kΩ</li> </ul>                                                                                                                                                                                                                                                  |                                           |  |  |  |
| 23                                    | R1dBOUT         | to 1 M $\Omega$ .                                                                                                                                                                                                                                                                                                                                                   | A12001                                    |  |  |  |
| 9                                     | LVM             | <ul> <li>Common pins for the volume controls. The printed circuit<br/>board pattern for these pins should be designed to have as<br/>low an impedance as possible. Since LVM, RVM, and V<sub>SS</sub><br/>are not connected internally in the IC, they may be<br/>connected to separate external circuits that meet their<br/>individual specifications.</li> </ul> |                                           |  |  |  |
| 22                                    | RVM             | Since the capacitors between the VM pins and the power<br>supply when a single power supply is used become the<br>residual resistance components at maximum attenuation,<br>care is required in determining the values of these<br>capacitors.                                                                                                                      | A12002                                    |  |  |  |
| 12                                    | S               | • Selects the address code of data during formatted. When this pin is connected to V <sub>DD</sub> , the IC accepts data when the address code is 9, and when connected to V <sub>CC</sub> , it accepts data when the address code is 8.                                                                                                                            | A12003                                    |  |  |  |
| 17                                    | CL              |                                                                                                                                                                                                                                                                                                                                                                     | Ç VDD                                     |  |  |  |
| 18                                    | DI              | • Inputs for the serial data that controls the IC. The input signals must have an amplitude of 0 to 5 V.                                                                                                                                                                                                                                                            |                                           |  |  |  |
| 19                                    | CE              |                                                                                                                                                                                                                                                                                                                                                                     | A12004                                    |  |  |  |
| 10                                    | V <sub>EE</sub> |                                                                                                                                                                                                                                                                                                                                                                     |                                           |  |  |  |
| 13                                    | V <sub>DD</sub> | Power supply connections. These pins must be connected to the corresponding power supply. Applications must be                                                                                                                                                                                                                                                      |                                           |  |  |  |
| 14                                    | V <sub>SS</sub> | to the corresponding power supply. Applications must be designed so that $V_{CC}$ is not applied before $V_{DD}$ .                                                                                                                                                                                                                                                  |                                           |  |  |  |
| 21                                    | V <sub>CC</sub> |                                                                                                                                                                                                                                                                                                                                                                     |                                           |  |  |  |
| 1, 6, 11,<br>15, 16,<br>20, 25,<br>30 | NC              | Unused pins. These pins must be left open.                                                                                                                                                                                                                                                                                                                          |                                           |  |  |  |

#### **Control System Timing and Data Format**

To control the LC7536M, apply the stipulated data signals to the CL, DI, and CE pins. The data consists of 20 bits, of which 4 bits are the address and 16 bits are the data.



A12005





















#### **Usage Notes**

- The states of the internal analog switches are undefined when power is first applied. Applications should apply muting to the analog signal system externally until control data has been transferred to the IC.
- To prevent noise from the high-frequency digital signals on the CL, DI, and CE pin lines from entering the analog signal system, either shielded lines should be used for these lines, or they should be covered by the ground pattern.

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of April, 1999. Specifications and information herein are subject to change without notice.