

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company



## **CMOSIC** LC87F6D64A — FROM 64K byte, RAM 2048 byte on-chip 8-bit 1-chip Microcontroller

### **Overview**

The SANYO LC87F6D64A is 8-bit microcomputer with the following on-chip functional blocks:

- CPU: operable at a minimum bus cycle time of 100ns
- 64K-byte flash ROM (re-writeable on board/On-chip debugger)
- On-chip RAM: 2048 byte
- VFD automatic display controller/driver
- 16-bit timer/counter (can be divided into two 8-bit timers)
- two 8-bit timer with prescaler
- timer for use as date/time clock
- Day-Minute-Second Counter (DMSC)
- System clock divider function
- Synchronous serial I/O port (with automatic block transmit /receive function)
- Asynchronous/synchronous serial I/O port
- Remote control receive function
- 8-channel×8-bit AD converter
- 14-source 10-vectored interrupt system
- All of the above functions are fabricated on a single chip.

### Features

■Flash ROM

- Single 5V power supply, writeable on-board.
- Block erase in 128 byte units
- 65536 × 8 bits

#### ■RAM

•  $2048 \times 9$  bits

\* This product is licensed from Silicon Storage Technology, Inc. (USA), and manufactured and sold by SANYO Semiconductor Co., Ltd.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co., Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

SANYO Semiconductor Co., Ltd. http://www.sanyosemi.com/en/network/

#### ■Minimum Bus Cycle Time

- 100ns (10MHz) V<sub>DD</sub>=3.0 to 5.5V
- 150ns (4MHz) V<sub>DD</sub>=2.5 to 5.5V Note: The bus cycle time indicates ROM read time.
- ■Minimum Instruction Cycle Time (tCYC)
- 300ns (10MHz) V<sub>DD</sub>=3.0 to 5.5V
- 750ns (4MHz) VDD=2.5 to 5.5V

#### Ports

• Input/output ports

| 1 1 1                                                   |                           |
|---------------------------------------------------------|---------------------------|
| Data direction programmable for each bit individually:  | 10 (P1n, P7n)             |
| Data direction programmable in nibble units:            | 8 (P0n)                   |
| (When N-channel open drain output is selected, data can | n be input in bit units.) |
| • VFD output ports                                      |                           |
| Large current outputs for digits:                       | 9 (S0/T0 to S8/T8)        |

| Large current outputs for digits.          | 9 (30/10 10 30/10)                         |
|--------------------------------------------|--------------------------------------------|
| Large current outputs for digits/segments: | 7 (S9/T9 to S15/T15)                       |
| Digit/segment outputs:                     | 8 (S16 to S23)                             |
| Segment outputs:                           | 30 (S24 to S53)                            |
| • Oscillator pins:                         | 2 (CF1/XT1, CF2/XT2)                       |
| • Reset pin:                               | $1 (\overline{\text{RES}})$                |
| • Power supply:                            | $4 (V_{SS1}, V_{DD1} \text{ to } V_{DD3})$ |
| • VFD power supply:                        | 1 (VP)                                     |
|                                            |                                            |

#### ■VFD Automatic Display Controller

- Programmable segment/digit output pattern Output can be switched between digit/segment waveform output (pins 9 to 23 can be used for output of digit waveforms). parallel-drive available for large current VFD.
- 16-step dimmer function available

#### ■Timers

• Timer 0: 16-bit timer/counter with capture register

Mode 0: 2 channel 8-bit timer with programmable 8-bit prescaler and 8-bit capture register Mode 1: 8-bit timer with 8-bit programmable prescaler and 8-bit capture register

- + 8-bit counter with 8-bit capture register
- Mode 2: 16-bit timer with 8-bit programmable prescaler and 16-bit capture register
- Mode 3: 16-bit counter with 16-bit capture register
- Timer 4: 8-bit timer with 6-bit prescaler
- Timer 5: 8-bit timer with 6-bit prescaler
- Base Timer
  - 1) The clock signal can be selected from any of the following.
  - Sub-clock (32.768kHz crystal oscillator), system clock, and prescaler output from timer 0 2) Interrupts can be selected to occur at one of five different times.
- Day and time counter

1) Using with a base timer, it can be used as 65000 day + minute + second counter.

### ■SIO

- SIO 0: 8-bit synchronous serial interface
  - 1) LSB first /MSB first function available
  - 2) Internal 8-bit baud-rate generator (maximum transmit clock period 4/3 tCYC)
  - 3) Consecutive automatic data communication
    - (1 to 256 bits (communication available for each bit) (stop and reopening available for each byte))
- SIO 1: 8-bit asynchronous/synchronous serial interface
  - Mode 0: Synchronous 8-bit serial IO (2-wire or 3-wire, transmit clock 2 to 512 tCYC)
  - Mode 1: Asynchronous serial IO (half duplex, 8 data bits, 1 stop bit, baud rate 8 to 2048 tCYC)
  - Mode 2: Bus mode 1 (start bit, 8 data bits, transmit clock 2 to 512 tCYC)
  - Mode 3: Bus mode 2 (start detection, 8 data bits, stop detection)

■AD Converter: 8 bits × 8 channels

Remote Control Receiver Circuit (sharing pins with P70/INT0/RMIN)

- Noise rejection function
- (Units of noise rejection filter: about 120µs, when selecting a 32.768kHz crystal oscillator as a clock.)
- Supporting reception formats with a guide-pulse of half-clock/clock/none.
- Determines a end of reception by detecting a no-signal periods (No carrier). (Supports same reception format with a different bit length.)
- X'tal HOLD mode release function

#### ■Watchdog Timer

- The watching timer period is set using an external RC.
- Watchdog timer can produce interrupt, system reset.

Clock Output Function

- 1) Able to output selected oscillation clock 1/1, 1/2, 1/4, 1/8, 1/16, 1/32, or 1/64 as system clock.
- 2) Able to output oscillation clock of sub clock.

■Interrupts: 14 sources, 10 vector interrupts

- Three priority (low, high and highest) multiple interrupts are supported. During interrupt handling, an equal or lower priority interrupt request is refused.
- If interrupt requests to two or more vector addresses occur at once, the higher priority interrupt takes precedence. In the case of equal priority levels, the vector with the lowest address takes precedence.

| No. | Vector | Selectable Level | Interrupt Signal                 |
|-----|--------|------------------|----------------------------------|
| 1   | 00003H | X or L           | INTO                             |
| 2   | 0000BH | X or L           | INT1                             |
| 3   | 00013H | H or L           | INT2/T0L/remote control receiver |
| 4   | 0001BH | H or L           | INT3/Base timer 0/1              |
| 5   | 00023H | H or L           | тон                              |
| 6   | 0002BH | H or L           |                                  |
| 7   | 00033H | H or L           | SIO0                             |
| 8   | 0003BH | H or L           | SIO1                             |
| 9   | 00043H | H or L           | ADC                              |
| 10  | 0004BH | H or L           | Port0/T4/T5                      |

• Priority Level: X>H>L

• For equal priority levels, vector with lowest address takes precedence.

Subroutine Stack Levels: 1024 levels maximum (Stack is located in RAM.)

■High-speed Multiplication/Division Instructions

- 16 bits  $\times$  8 bits (5 tCYC execution time)
- 24 bits  $\times$  16 bits (12 tCYC execution time)
- 16 bits ÷ 8 bits (8 tCYC execution time)
- 24 bits ÷ 16 bits (12 tCYC execution time)

#### ■Oscillation Circuits

- On-chip RC oscillation circuit for system clock use.
- On-chip CF oscillation circuit\* for system clock use. (Rf built in)
- On-chip Crystal oscillation circuit\* low speed system clock use. (Rf built in)
- Frequency variable RC oscillation circuit (internal) for system clock.
  - 1) Adjustable in  $\pm 4\%$  (typ) step from a selected center frequency.
- 2) Measures oscillation clock using a input signal from XT1 as a reference.
- \* The CF oscillation terminal and the crystal oscillation terminal cannot be used at the same time because of commonness.

System Clock Divider Function

- Able to reduce current consumption Available minimum instruction cycle time: 300ns, 600ns, 1.2µs, 2.4µs, 4.8µs, 9.6µs, 19.2µs, 38.4µs, 76.8µs. (Using 10MHz main clock)
- ■Standby Function
  - HALT mode

HALT mode is used to reduce power consumption. Program execution is stopped. Peripheral circuits still operate but VFD display and some serial transfer operations stop.

- 1) Oscillation circuits are not stopped automatically.
- 2) Release occurs on system reset or by interrupt.
- HOLD mode

HOLD mode is used to reduce power consumption. Both program execution and peripheral circuits are stopped. 1) The CF, RC, X'tal and frequency variable RC oscillators automatically stop operation.

- 2) Release occurs on any of the following conditions.
  - (1) input to the reset pin goes "Low"
  - (2) a specified level is input to at least one of INT0, INT1, INT2
  - (3) an interrupt condition arises at port 0
- X'tal HOLD mode.

X'tal HOLD mode is used to reduce power consumption. Program execution is stopped.

- All peripheral circuits except the base-timer are stopped.
- 1) The CF, RC, frequency variable RC oscillation circuits stop automatically.
- 2) Crystal oscillator is maintained in its state at HOLD mode inception.
- 3) Release occurs on any of the following conditions.
  - (1) input to the reset pin goes "Low"
  - (2) Setting at least one of the INT0, INT1 and INT2 pins to the specified level
  - (3) Having an interrupt source established at port  $\boldsymbol{0}$
  - (4) Having an interrupt source established in the base timer circuit
  - (5) Having an interrupt source established in the remote control receiver circuit

### ■On-chip Debugger

• Supports software debugging with the IC mounted on the target board.

### ■Package Form

• QFP80(14×14): Lead-free type

### ■Development Tools

• On-chip debugger: TCB87- type-B + LC87F6D64A

### **Package Dimensions**

unit : mm (typ) 3255



### **Pin Assignment**



SANYO: QFP80(14×14) "Lead-free Type"

# System Block Diagram



# **Pin Description**

| Pin name                                                    | I/O |                                                                                           |                                  |                           | Function                         |          |          | Option |
|-------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------|----------------------------------|---------------------------|----------------------------------|----------|----------|--------|
| V <sub>SS</sub> 1                                           | -   | Power supp                                                                                | ly (-)                           |                           |                                  |          |          | <br>No |
| V <sub>DD</sub> 1<br>V <sub>DD</sub> 2<br>V <sub>DD</sub> 3 | -   | Power supp                                                                                | ly (+)                           |                           |                                  |          |          | No     |
| VP                                                          | -   | VFD Power                                                                                 | supply (-)                       |                           |                                  |          |          | No     |
| PORT0                                                       | I/O | <ul> <li>8bit input/out</li> </ul>                                                        |                                  |                           |                                  |          |          | Yes    |
| P00 to P07                                                  |     | Data direction                                                                            | on programma                     | able in nibble            | units                            |          |          |        |
|                                                             |     | Use of pull-                                                                              | up resistor ca                   | n be specified            | in nibble units                  |          |          |        |
|                                                             |     | Input for HC                                                                              |                                  |                           |                                  |          |          |        |
|                                                             |     | Input for poi                                                                             | •                                |                           |                                  |          |          |        |
|                                                             |     | Other functi                                                                              |                                  | olook/oon ool             | acted from out                   | alaak)   |          |        |
|                                                             |     |                                                                                           |                                  |                           | ected from sub<br>P2 (P05 to P07 | -        |          |        |
| PORT1                                                       | I/O | 8bit input/ou                                                                             |                                  |                           | 1 2 (1 05 10 1 07                | )        |          | Yes    |
|                                                             |     |                                                                                           |                                  | able for each b           | pit                              |          |          |        |
| P10 to P17                                                  |     |                                                                                           |                                  | n be specified            |                                  |          |          |        |
|                                                             |     | Other pin fu                                                                              | nctions                          |                           |                                  |          |          |        |
|                                                             |     | P10: SIO0                                                                                 | data output                      |                           |                                  |          |          |        |
|                                                             |     |                                                                                           | data input/bus                   | • •                       |                                  |          |          |        |
|                                                             |     |                                                                                           | clock input/ou                   | tput                      |                                  |          |          |        |
|                                                             |     | P13: SIO1                                                                                 | -                                |                           |                                  |          |          |        |
|                                                             |     |                                                                                           | data input/bus<br>clock input/ou |                           |                                  |          |          |        |
|                                                             |     | P16: INT2                                                                                 |                                  | ւթու                      |                                  |          |          |        |
|                                                             |     |                                                                                           | Buzzer output                    |                           |                                  |          |          |        |
|                                                             |     |                                                                                           | -                                | rupt detection            | are possible:                    |          |          |        |
|                                                             |     |                                                                                           | Rising                           | Falling                   | Rising/<br>Falling               | H level  | L level  |        |
|                                                             |     | INT2                                                                                      | enable                           | enable                    | enable                           | disable  | disable  |        |
|                                                             |     | INT3                                                                                      | enable                           | enable                    | enable                           | disable  | disable  |        |
| PORT7                                                       |     | <ul> <li>2bit input/out</li> </ul>                                                        | utput port                       |                           |                                  |          |          |        |
| P70 to P71                                                  |     | -                                                                                         |                                  | cified for each           | n bit                            |          |          |        |
|                                                             |     | Use of pull-                                                                              | up resistor ca                   | n be specified            | for each bit                     |          |          |        |
|                                                             |     | <ul> <li>Other function</li> </ul>                                                        | ons                              |                           |                                  |          |          |        |
|                                                             |     |                                                                                           | -                                | -                         | ner 0L capture i                 |          |          |        |
|                                                             |     |                                                                                           | -                                |                           | control receiver                 | -        |          |        |
|                                                             |     |                                                                                           | •                                | •                         | ner 0H capture i                 | input    |          |        |
|                                                             |     | I ne following                                                                            | Rising                           | rupt detection<br>Falling | Rising/<br>Falling               | H level  | L level  |        |
|                                                             |     | INT0                                                                                      | enable                           | enable                    | disable                          | enable   | enable   |        |
|                                                             |     | INT0<br>INT1                                                                              | enable                           | enable                    | disable                          | enable   | enable   |        |
| 20/T0 to 20/T0                                              | 0   |                                                                                           |                                  |                           | ontroller digit (ca              |          |          | No     |
| S0/T0 to S8/T8                                              |     | -                                                                                         |                                  |                           |                                  |          | segment) | No     |
| S9/T9 to S15/T15                                            | 0   | -                                                                                         |                                  |                           | ontroller segmen                 | i/aigit  |          | No     |
| S16 to S53                                                  | 0   |                                                                                           |                                  | ontroller segm            | ent                              |          |          | No     |
| RES                                                         | I   | Reset termina                                                                             |                                  |                           |                                  |          |          | No     |
| CF1/XT1                                                     | I   | <ceramic osc<="" td=""><td></td><td></td><td></td><td></td><td></td><td>No</td></ceramic> |                                  |                           |                                  |          |          | No     |
|                                                             |     | Input termin                                                                              |                                  |                           |                                  |          |          |        |
|                                                             |     | < crystal oscil                                                                           |                                  |                           |                                  |          |          |        |
|                                                             |     | <ul> <li>Input for 32.</li> <li>When not in u</li> </ul>                                  |                                  |                           |                                  |          |          |        |
| CF2/XT2                                                     | 0   | <ceramic osc<="" td=""><td></td><td></td><td></td><td></td><td></td><td>No</td></ceramic> |                                  |                           |                                  |          |          | No     |
|                                                             | 0   | Output term                                                                               |                                  |                           |                                  |          |          | NU     |
|                                                             |     | < crystal oscil                                                                           |                                  |                           |                                  |          |          |        |
|                                                             |     | -                                                                                         |                                  | stal oscillation          |                                  |          |          |        |
|                                                             |     |                                                                                           | -                                |                           | and leave open                   | circuit. |          |        |

## **Port Output Types**

Output configuration and pull-up/pull-down resistor options are shown in the following table. Input/output is possible even when port is set to output mode.

| Terminal                       | Option Selected in<br>Units of | Options | Output Format               | Pull-up Resistor | Pull-down Resistor |
|--------------------------------|--------------------------------|---------|-----------------------------|------------------|--------------------|
| P00 to P07                     | each bit                       | 1       | CMOS                        | Programmable     | -                  |
| (Note 1)                       |                                | 2       | Nch-open drain              | Programmable     | -                  |
| P10 to P17                     | each bit                       | 1       | CMOS                        | Programmable     | -                  |
|                                |                                | 2       | Nch-open drain              | Programmable     | -                  |
| P70                            | -                              | None    | Nch-open drain              | Programmable     | -                  |
| P71                            | -                              | None    | CMOS                        | Programmable     | -                  |
| S0/T0 to S15/T15<br>S16 to S53 | -                              | None    | High voltage Pch-open drain | -                | Fixed              |

Note 1: Programmable pull-up resisters of Port 0 can be attached in nibble units (P00 to P03, P04 to P07).

\* Note: Connect as follows to reduce noise on  $V_{DD}$  and increase the back-up time.  $V_{SS1}$  must be connected together and grounded.



|                           | Paramotor                   | Symbol              | Pin/Remarks                                             | Conditions                                            |                     |                     | Specif | ication              |      |
|---------------------------|-----------------------------|---------------------|---------------------------------------------------------|-------------------------------------------------------|---------------------|---------------------|--------|----------------------|------|
|                           | Parameter                   | Symbol              | Pin/Remarks                                             | Conditions                                            | V <sub>DD</sub> [V] | min                 | typ    | max                  | unit |
| Su                        | pply voltage                | V <sub>DD</sub> max | V <sub>DD</sub> 1, V <sub>DD</sub> 2, V <sub>DD</sub> 3 | V <sub>DD</sub> 1=V <sub>DD</sub> 2=V <sub>DD</sub> 3 |                     | -0.3                |        | +6.5                 |      |
| Inp                       | out voltage                 | V <sub>I</sub> (1)  | CF1/XT1, RES                                            |                                                       |                     | -0.3                |        | V <sub>DD</sub> +0.3 |      |
|                           |                             | V <sub>I</sub> (2)  | VP                                                      |                                                       |                     | V <sub>DD</sub> -45 |        | V <sub>DD</sub> +0.3 |      |
| Ou                        | tput voltage                | V <sub>O</sub> (1)  | S0/T0 to S15/T15<br>S16 to S53                          |                                                       |                     | V <sub>DD</sub> -45 |        | V <sub>DD</sub> +0.3 | V    |
|                           |                             | V <sub>O</sub> (2)  | CF2/XT2                                                 |                                                       |                     | -0.3                |        | V <sub>DD</sub> +0.3 |      |
|                           | out/Output<br>tage          | V <sub>IO</sub> (1) | Ports 0, 1, 7                                           |                                                       |                     | -0.3                |        | V <sub>DD</sub> +0.3 |      |
|                           | Peak output<br>current      | IOPH(1)             | Ports 0, 1                                              | CMOS output selected     Current at each pin          |                     | -10                 |        |                      |      |
|                           |                             | IOPH(2)             | Port 71                                                 | Current at each pin                                   |                     | -5                  |        |                      |      |
|                           |                             | IOPH(3)             | S0/T0 to S15/T15                                        | Current at each pin                                   |                     | -30                 |        |                      |      |
|                           |                             | IOPH(4)             | S16 to S53                                              | Current at each pin                                   |                     | -15                 |        |                      |      |
|                           | Average<br>output current   | IOMH(1)             | Ports 0, 1                                              | CMOS output selected     Current at each pin          |                     | -7.5                |        |                      |      |
|                           | ·                           | IOMH(2)             | Port 71                                                 | Current at each pin                                   |                     | -3                  |        |                      |      |
| u t                       |                             | IOMH(3)             | S0/T0 to S15/T15                                        | Current at each pin                                   |                     | -15                 |        |                      |      |
| High level output current |                             | IOMH(4)             | S16 to S53                                              | Current at each pin                                   |                     | -10                 |        |                      |      |
| but o                     | Total output                | ΣIOAH(1)            | Port 0                                                  | Total of all pins                                     |                     | -30                 |        |                      |      |
| ont                       | current                     | ΣIOAH(2)            | Port 1                                                  | Total of all pins                                     |                     | -30                 |        |                      |      |
| ava                       |                             | ΣIOAH(3)            | Ports 0, 1                                              | Total of all pins                                     |                     | -30                 |        |                      |      |
| ugu                       |                             | ΣIOAH(4)            | Port 71                                                 | Total of all pins                                     |                     | -5                  |        |                      |      |
|                           |                             | ΣIOAH(5)            | S0/T0 to S15/T15                                        | Total of all pins                                     |                     | -60                 |        |                      |      |
|                           |                             | ΣIOAH(6)            | S16 to S33                                              | Total of all pins                                     |                     | -60                 |        |                      | m    |
|                           |                             | ΣIOAH(7)            | S0/T0 to S15/T15                                        | Total of all pins                                     |                     |                     |        |                      |      |
|                           |                             |                     | S16 to S33                                              |                                                       |                     | -60                 |        |                      |      |
|                           |                             | ΣIOAH(8)            | S34 to S39                                              | Total of all pins                                     |                     | -60                 |        |                      |      |
|                           |                             | ΣIOAH(9)            | S40 to S47                                              | Total of all pins                                     |                     | -60                 |        |                      |      |
|                           |                             | ΣIOAH(10)           | S48 to S53                                              | Total of all pins                                     |                     | -60                 |        |                      |      |
|                           |                             | ΣIOAH(11)           | S34 to S53                                              | Total of all pins                                     |                     | -60                 |        |                      |      |
|                           | Peak output                 | IOPL(1)             | Ports 0, 1                                              | Current at each pin                                   |                     |                     |        | 20                   |      |
| current                   | current                     | IOPL(2)             | Port 7                                                  | Current at each pin                                   |                     |                     |        | 10                   |      |
|                           | Total output                | IPML(1)             | Ports 0, 1                                              | Current at each pin                                   |                     |                     |        | 15                   |      |
| Itput                     | current                     | IOML(2)             | Port 7                                                  | Current at each pin                                   |                     |                     |        | 7.5                  |      |
|                           | Total output                | ΣIOAL(1)            | Port 0                                                  | Total of all pins                                     |                     |                     |        | 50                   |      |
| Low level output          | current                     | ΣIOAL(2)            | Port 1                                                  | Total of all pins                                     |                     |                     |        | 50                   |      |
| Γo                        |                             | ΣIOAL(3)            | Port 7                                                  | Total of all pins                                     |                     |                     |        | 20                   |      |
|                           |                             | ΣIOAL(4)            | Ports 0, 1, 7                                           | Total of all pins                                     |                     |                     |        | 80                   |      |
|                           | ximum power<br>sipation     | Pd max              | QFP80(14×14)                                            | Ta=-40 to +85°C                                       |                     |                     |        |                      | m١   |
| Op<br>ten                 | erating<br>nperature<br>nge | Topr                |                                                         |                                                       |                     | -40                 |        | +85                  |      |
| ten                       | orage<br>nperature<br>nge   | Tstg                |                                                         |                                                       |                     | -55                 |        | +125                 | °C   |

# Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS}1 = 0V$

| Parameter                                 | Symbol              | Pin/Remarks                                              | Conditions                                                                             |                     |                            | Specific | ation                      |      |
|-------------------------------------------|---------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------|----------------------------|----------|----------------------------|------|
| Falameter                                 | Symbol              | FIN/Remaiks                                              | Conditions                                                                             | V <sub>DD</sub> [V] | min                        | typ      | max                        | unit |
| Operating                                 | V <sub>DD</sub> (1) | V <sub>DD</sub> 1=V <sub>DD</sub> 2=V <sub>DD</sub> 3    | 0.300µs⊴tCYC≤200µs                                                                     |                     | 3.0                        |          | 5.5                        |      |
| supply voltage<br>range<br>(Note 2-1)     | V <sub>DD</sub> (2) |                                                          | 0.735µs≤tCYC≤200µs                                                                     |                     | 2.5                        |          | 5.5                        |      |
| Hold voltage                              | VHD                 | V <sub>DD</sub> 1                                        | RAM and the register data are kept in HOLD mode.                                       |                     | 2.0                        |          | 5.5                        |      |
| Pull-down<br>supply voltage               | VP                  | VP                                                       |                                                                                        |                     | -35                        |          | V <sub>DD</sub>            |      |
| Input high<br>voltage                     | V <sub>IH</sub> (1) | Ports 0, 1                                               | Output disable                                                                         | 2.5 to 5.5          | 0.3V <sub>DD</sub><br>+0.7 |          | V <sub>DD</sub>            |      |
|                                           | V <sub>IH</sub> (2) | Port 70<br>Watchdog timer                                | Output disable                                                                         | 2.5 to 5.5          | 0.9V <sub>DD</sub>         |          | V <sub>DD</sub>            | V    |
|                                           | V <sub>IH</sub> (3) | XT1/CF1, RES                                             |                                                                                        | 2.5 to 5.5          | 0.75V <sub>DD</sub>        |          | V <sub>DD</sub>            | ]    |
| Input low<br>voltage                      | V <sub>IL</sub> (1) | Ports 0, 1<br>Port 71<br>Port 70<br>port input/interrupt | Output disable                                                                         | 2.5 to 5.5          | V <sub>SS</sub>            |          | 0.1V <sub>DD</sub><br>+0.4 |      |
|                                           | V <sub>IL</sub> (2) | Port 70<br>Watchdog timer                                | Output disable                                                                         | 2.5 to 5.5          | V <sub>SS</sub>            |          | 0.8V <sub>DD</sub><br>-1.0 |      |
|                                           | V <sub>IL</sub> (3) | XT1/CF1, RES                                             |                                                                                        | 2.5 to 5.5          | VSS                        |          | 0.25V <sub>DD</sub>        | 1    |
| Operation                                 | tCYC                |                                                          |                                                                                        | 3.0 to 5.5          | 0.300                      |          | 200                        |      |
| cycle time                                |                     |                                                          |                                                                                        | 2.5 to 5.5          | 0.735                      |          | 200                        | μs   |
| External                                  | FEXCF(1)            | CF1                                                      | CF2 open circuit                                                                       | 3.0 to 5.5          | 0.1                        |          | 10                         |      |
| system clock<br>frequency                 |                     |                                                          | <ul> <li>system clock divider set to 1/1</li> <li>external clock DUTY=50±5%</li> </ul> | 2.5 to 5.5          | 0.1                        |          | 4                          | MHz  |
|                                           |                     |                                                          | CF2 open circuit                                                                       | 3.0 to 5.5          | 0.2                        |          | 20                         |      |
|                                           |                     |                                                          | <ul> <li>system clock divider set to 1/2</li> <li>external clock DUTY=50±5%</li> </ul> | 2.5 to 5.5          | 0.2                        |          | 8                          |      |
| Oscillation<br>stabilizing<br>time period | FmCF(1)             | CF1, CF2                                                 | <ul> <li>10MHz ceramic resonator<br/>oscillation</li> <li>Refer to figure 1</li> </ul> | 3.0 to 5.5          |                            | 10       |                            |      |
| (Note 2-2)                                | FmCF(2)             | CF1, CF2                                                 | • 4MHz ceramic resonator<br>oscillation     • Refer to figure 1                        | 2.5 to 5.5          |                            | 4        |                            | MHz  |
|                                           | FmRC                |                                                          | RC oscillation                                                                         | 2.5 to 5.5          | 0.3                        | 1.0      | 2.0                        | ]    |
|                                           | FmVMRC              |                                                          | Frequency variable RC oscillation circuit                                              | 2.5 to 5.5          |                            | 4        |                            |      |
|                                           | FsX'tal             | XT1, XT2                                                 | 32.768kHz crystal resonator<br>oscillation<br>Refer to figure 2                        | 2.5 to 5.5          |                            | 32.768   |                            | kHz  |

# Allowable Operating Conditions at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{SS}1 = 0V$

Note 2-1: Re-writeable on board  $V_{DD} \ge 4.5V$ .

Note 2-2: The oscillation constant is shown in table 1 and table 2.

The CF oscillation terminal and the crystal oscillation terminal cannot be used at the same time because of commonness.

## LC87F6D64A

# **Electrical Characteristics** at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{SS}1 = 0V$

| Parameter                  | Symbol               | Pin/Remarks                        | Conditions                                                                                                                                      | 1                   |                      | Specifica          | ation |      |
|----------------------------|----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|--------------------|-------|------|
| T dramotor                 | Cymbol               | 1 myrtomanto                       |                                                                                                                                                 | V <sub>DD</sub> [V] | min                  | typ                | max   | unit |
| Input high current         | l <sub>IH</sub> (1)  | Ports 0, 1, 7                      | <ul> <li>Output disable</li> <li>Pull-up resister OFF.</li> <li>VIN=VDD<br/>(including OFF state leak current<br/>of the output Tr.)</li> </ul> | 2.5 to 5.5          |                      |                    | 1     |      |
|                            | I <sub>IH</sub> (2)  | RES                                | V <sub>IN</sub> =V <sub>DD</sub>                                                                                                                | 2.5 to 5.5          |                      |                    | 1     |      |
|                            | I <sub>IH</sub> (3)  | CF1/XT1                            | V <sub>IN</sub> =V <sub>DD</sub>                                                                                                                | 2.5 to 5.5          |                      |                    | 1     |      |
| Input low current          | IIL(1)               | Ports 0, 1, 7                      | <ul> <li>Output disable</li> <li>Pull-up resister OFF.</li> <li>VIN=VSS<br/>(including OFF state leak current<br/>of the output Tr.)</li> </ul> | 2.5 to 5.5          | -1                   |                    |       | μA   |
|                            | I <sub>IL</sub> (2)  | RES                                | V <sub>IN</sub> =V <sub>SS</sub>                                                                                                                | 2.5 to 5.5          | -1                   |                    |       |      |
|                            | I <sub>IL</sub> (3)  | CF1/XT1                            | V <sub>IN</sub> =V <sub>SS</sub>                                                                                                                | 2.5 to 5.5          | -1                   |                    |       |      |
| Output high                | V <sub>OH</sub> (1)  | Port 0: CMOS                       | I <sub>OH</sub> =-1.0mA                                                                                                                         | 4.5 to 5.5          | V <sub>DD</sub> -1   |                    |       |      |
| voltage                    | V <sub>OH</sub> (2)  | output option                      | I <sub>OH</sub> =-0.5mA                                                                                                                         | 3.0 to 5.5          | V <sub>DD</sub> -1   |                    |       |      |
|                            | V <sub>OH</sub> (3)  | Ports 1                            | I <sub>OH</sub> =-0.1mA                                                                                                                         | 2.5 to 5.5          | V <sub>DD</sub> -0.5 |                    |       |      |
|                            | V <sub>OH</sub> (4)  | Port 71                            | I <sub>OH</sub> =-0.4mA                                                                                                                         | 2.5 to 5.5          | V <sub>DD</sub> -1   |                    |       |      |
|                            | V <sub>OH</sub> (5)  | S0/T0 to S15/T15                   | I <sub>OH</sub> =-20.0mA                                                                                                                        | 4.5 to 5.5          | V <sub>DD</sub> -1.8 |                    |       |      |
|                            | V <sub>OH</sub> (6)  | -                                  | I <sub>OH</sub> =-10.0mA                                                                                                                        | 3.0 to 5.5          | V <sub>DD</sub> -1.8 |                    |       |      |
|                            | V <sub>OH</sub> (7)  | -                                  | <ul> <li>I<sub>OH</sub>=-1.0mA</li> <li>I<sub>OH</sub> at any single pin is not over 1mA.</li> </ul>                                            | 2.5 to 5.5          | V <sub>DD</sub> -1   |                    |       |      |
|                            | V <sub>OH</sub> (8)  | S16 to S53                         | I <sub>OH</sub> =-5.0mA                                                                                                                         | 4.5 to 5.5          | V <sub>DD</sub> -1.8 |                    |       | V    |
|                            | V <sub>OH</sub> (9)  |                                    | I <sub>OH</sub> =-2.5mA                                                                                                                         | 3.0 to 5.5          | V <sub>DD</sub> -1.8 |                    |       |      |
|                            | V <sub>OH</sub> (10) |                                    | <ul> <li>I<sub>OH</sub>=-1.0mA</li> <li>I<sub>OH</sub> at any single pin is not over 1mA.</li> </ul>                                            | 2.5 to 5.5          | V <sub>DD</sub> -1   |                    |       |      |
| Output low                 | V <sub>OL</sub> (1)  | Ports 0, 1                         | I <sub>OL</sub> =10mA                                                                                                                           | 4.5 to 5.5          |                      |                    | 1.5   |      |
| voltage                    | V <sub>OL</sub> (2)  |                                    | I <sub>OL</sub> =5mA                                                                                                                            | 3.0 to 5.5          |                      |                    | 1.5   |      |
|                            | V <sub>OL</sub> (3)  | -                                  | I <sub>OL</sub> =1.6mA                                                                                                                          | 2.5 to 5.5          |                      |                    | 0.4   |      |
|                            | V <sub>OL</sub> (4)  | Port 7                             | I <sub>OL</sub> =1mA                                                                                                                            | 2.5 to 5.5          |                      |                    | 0.4   |      |
| Pull-up resistor           | Rpu                  | Ports 0, 1, 7                      | V <sub>OH</sub> =0.9V <sub>DD</sub>                                                                                                             | 4.5 to 5.5          | 15                   | 40                 | 70    |      |
|                            |                      |                                    |                                                                                                                                                 | 2.5 to 4.5          | 25                   | 70                 | 150   | kΩ   |
| Output off-leak<br>current | IOFF(1)              | S0/T0 to S15/T15,<br>S16 to S53    | Output P-ch Tr. OFF     VOUT=VSS                                                                                                                | 2.5 to 5.5          | -1                   |                    |       |      |
|                            | IOFF(2)              |                                    | Output P-ch Tr. OFF     VOUT=VDD-40V                                                                                                            | 2.5 to 5.5          | -30                  |                    |       | μA   |
| Pull-down resistor         | Rpd                  | • S0/T0 to S15/T15<br>• S16 to S53 | • Output P-ch Tr. OFF<br>• V <sub>OUT</sub> =3V<br>• Vp=-30V                                                                                    | 5.0                 | 60                   | 100                | 200   | kΩ   |
| Hysteresis<br>voltage      | VHYS(1)              | • Ports 0, 1, 7<br>• RES           |                                                                                                                                                 | 2.5 to 5.5          |                      | 0.1V <sub>DD</sub> |       | V    |
| Pin capacitance            | СР                   | All pins                           | <ul> <li>f=1MHz</li> <li>All other terminals connected to V<sub>SS</sub>.</li> <li>Ta=25°C</li> </ul>                                           | 2.5 to 5.5          |                      | 10                 |       | pF   |

# Serial I/O Characteristics at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{SS}1 = 0V$

## 1. SIO0 Serial I/O Characteristics (Note 4-1-1)

|               |                          | Parameter                 | Symbol   | Pin/                                                                                    | Conditions                                                                                            |                     |      | Spec                        | ification          | -    |
|---------------|--------------------------|---------------------------|----------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------|------|-----------------------------|--------------------|------|
|               | r                        | arameter                  | Symbol   | Remarks                                                                                 | Conditions                                                                                            | V <sub>DD</sub> [V] | min  | typ                         | max                | unit |
|               |                          | Frequency                 | tSCK(1)  | SCK0(P12)                                                                               | See Fig. 6.                                                                                           |                     | 2    |                             |                    |      |
|               | ×                        | Low level<br>pulse width  | tSCKL(1) |                                                                                         |                                                                                                       |                     | 1    |                             |                    |      |
|               | Input clock              | High level<br>pulse width | tSCKH(1) |                                                                                         |                                                                                                       | 2.5 to 5.5          | 1    |                             |                    | tCYC |
| clock         |                          | tSCKHA(1)                 |          | Continuous data<br>transmission/reception mode     See Fig. 6.     (Note 4-1-2)         |                                                                                                       | 4                   |      |                             |                    |      |
| Serial clock  |                          | Frequency                 | tSCK(2)  | SCK0(P12)                                                                               | CMOS output selected     See Fig. 6.                                                                  |                     | 4/3  |                             |                    |      |
|               | ock                      | Low level<br>pulse width  | tSCKL(2) |                                                                                         |                                                                                                       |                     |      | 1/2                         |                    | 1001 |
|               | Output clock             | High level<br>pulse width | tSCKH(2) |                                                                                         |                                                                                                       | 2.5 to 5.5          |      | 1/2                         |                    | tSCK |
|               | O                        | tSCKHA(2)                 |          | Continuous data<br>transmission/reception mode     CMOS output selected     See Fig. 6. |                                                                                                       | tSCKH(2)<br>+2tCYC  |      | tSCKH(2)<br>+(10/3)<br>tCYC | tCYC               |      |
| Serial input  | Da                       | ta setup time             | tsDI(1)  | SB0(P11),<br>SI0(P11)                                                                   | <ul> <li>Must be specified with respect<br/>to rising edge of SIOCLK.</li> <li>See Fig. 6.</li> </ul> | 2.5 to 5.5          | 0.03 |                             |                    |      |
| Serial        | Da                       | ta hold time              | thDI(1)  |                                                                                         |                                                                                                       | 2.5 to 5.5          | 0.03 |                             |                    |      |
|               | clock                    | Output delay<br>time      | tdD0(1)  | SO0(P10),<br>SB0(P11)                                                                   | Continuous data<br>transmission/reception mode     (Note 4-1-3)                                       | 2.5 to 5.5          |      |                             | (1/3)tCYC<br>+0.05 |      |
| output        | Output clock Input clock |                           | tdD0(2)  |                                                                                         | Synchronous 8-bit mode     (Note 4-1-3)                                                               | 2.5 to 5.5          |      |                             | 1tCYC<br>+0.05     | μs   |
| Serial output |                          |                           | tdD0(3)  |                                                                                         | (Note 4-1-3)                                                                                          | 2.5 to 5.5          |      |                             | (1/3)tCYC<br>+0.05 |      |

Note 4-1-1: These specifications are theoretical values. Add margin depending on its use.

Note 4-1-2: To use serial-clock-input in continuous trans/rec mode, a time from SIORUN being set when serial clock is "H" to the first negative edge of the serial clock must be longer than tSCKHA.

Note 4-1-3: Must be specified with respect to falling edge of SIOCLK. Must be specified as the time to the beginning of output state change in open drain output mode. See Fig. 6.

### 2. SIO1 Serial I/O Characteristics (Note 4-2-1)

|               |              | Parameter                 | Symbol   | Pin/                  | Conditions                                                                                                                                                                                                                       |                     |      | Speci | fication           |       |
|---------------|--------------|---------------------------|----------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------|-------|
|               | F            | Parameter                 | Symbol   | Remarks               | Conditions                                                                                                                                                                                                                       | V <sub>DD</sub> [V] | min  | typ   | max                | unit  |
|               | ×            | Frequency                 | tSCK(3)  | SCK1(P15)             | See Fig. 6.                                                                                                                                                                                                                      |                     | 2    |       |                    |       |
|               | Input clock  | Low level<br>pulse width  | tSCKL(3) |                       |                                                                                                                                                                                                                                  | 2.5 to 5.5          | 1    |       |                    | 101/0 |
| Serial clock  | Ч            | High level<br>pulse width | tSCKH(3) |                       |                                                                                                                                                                                                                                  |                     | 1    |       |                    | tCYC  |
| Serial        | ş            | Frequency                 | tSCK(4)  | SCK1(P15)             | CMOS output selected     See Fig. 6.                                                                                                                                                                                             |                     | 2    |       |                    |       |
|               | Output clock | Low level pulse width     | tSCKL(4) |                       |                                                                                                                                                                                                                                  | 2.5 to 5.5          |      | 1/2   |                    | tSCK  |
|               | no           | High level<br>pulse width | tSCKH(4) |                       |                                                                                                                                                                                                                                  |                     |      | 1/2   |                    | ISCK  |
| Serial input  | Da           | ta setup time             | tsDI(2)  | SB1(P14),<br>SI1(P14) | Must be specified with<br>respect to rising edge of<br>SIOCLK.                                                                                                                                                                   | 2.5 to 5.5          | 0.03 |       |                    |       |
| Serial        | Da           | ta hold time              | thDI(2)  |                       | • See Fig. 6.                                                                                                                                                                                                                    | 2.5 to 5.5          | 0.03 |       |                    |       |
| Serial output | Ou           | utput delay time          | tdD0(4)  | SO1(P13),<br>SB1(P14) | <ul> <li>Must be specified with<br/>respect to falling edge of<br/>SIOCLK.</li> <li>Must be specified as the<br/>time to the beginning of<br/>output state change in<br/>open drain output mode.</li> <li>See Fig. 6.</li> </ul> | 2.5 to 5.5          |      |       | (1/3)tCYC<br>+0.05 | μs    |

Note 4-2-1: These specifications are theoretical values. Add margin depending on its use.

# Pulse Input Conditions at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , VSS1 = 0V

| Parameter                  | Cumbal             | Pin/Remarks                                           | Conditions                                                                        |                     |     | Speci | fication |      |
|----------------------------|--------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------|-----|-------|----------|------|
| Parameter                  | Symbol             | Pin/Remarks                                           | Conditions                                                                        | V <sub>DD</sub> [V] | min | typ   | max      | unit |
| High/low level pulse width | tPIH(1)<br>tPIL(1) | INT0(P70),<br>INT1(P71),<br>INT2(P16)                 | <ul><li>Interrupt acceptable</li><li>Events to timer 0, 1 can be input.</li></ul> | 2.5 to 5.5          | 1   |       |          |      |
|                            | tPIH(2)<br>tPIL(2) | INT3(P17)<br>(Noise rejection ratio<br>set to 1/1.)   | <ul><li>Interrupt acceptable</li><li>Events to timer 0 can be input.</li></ul>    | 2.5 to 5.5          | 2   |       |          | 10/0 |
|                            | tPIH(3)<br>tPIL(3) | INT3(P17)<br>(Noise rejection ratio<br>set to 1/32.)  | <ul><li>Interrupt acceptable</li><li>Events to timer 0 can be input.</li></ul>    | 2.5 to 5.5          | 64  |       |          | tCYC |
|                            | tPIH(4)<br>tPIL(4) | INT3(P17)<br>(Noise rejection ratio<br>set to 1/128.) | <ul><li>Interrupt acceptable</li><li>Events to timer 0 can be input.</li></ul>    | 2.5 to 5.5          | 256 |       |          |      |
|                            | tPIL(5)            | RES                                                   | Reset possible                                                                    | 2.5 to 5.5          | 200 |       |          | μs   |

| Developmenter                 | O maked | Dia (De se e stre    | Que ditions                                           |                     |                             | Specifi | cation                     |      |
|-------------------------------|---------|----------------------|-------------------------------------------------------|---------------------|-----------------------------|---------|----------------------------|------|
| Parameter                     | Symbol  | Pin/Remarks          | Conditions                                            | V <sub>DD</sub> [V] | min                         | typ     | max                        | unit |
| Resolution                    | N       | AN0(P00) to          |                                                       | 3.0 to 5.5          |                             | 8       |                            | bit  |
| Absolute<br>precision         | ET      | AN7(P07)             | (Note 6-1)                                            | 3.0 to 5.5          |                             |         | ±1.5                       | LSB  |
| Conversion time               | tCAD    |                      | AD conversion time=32×tCYC<br>(ADCR2=0)<br>(Note 6-2) | 4.5 to 5.5          | 15.62<br>(tCYC=<br>0.488μs) |         | 97.92<br>(tCYC=<br>3.06µs) |      |
|                               |         |                      | (                                                     | 3.0 to 5.5          | 23.52<br>(tCYC=<br>0.735μs) |         | 97.92<br>(tCYC=<br>3.06μs) |      |
|                               |         |                      | AD conversion time=64×tCYC<br>(ADCR2=1)<br>(Note 6-2) | 4.5 to 5.5          | 18.82<br>(tCYC=<br>0.294μs) |         | 97.92<br>(tCYC=<br>1.53μs) | μs   |
|                               |         |                      |                                                       | 3.0 to 5.5          | 47.04<br>(tCYC=<br>0.735μs) |         | 97.92<br>(tCYC=<br>1.53μs) |      |
| Analog input<br>voltage range | VAIN    | ]                    |                                                       | 3.0 to 5.5          | V <sub>SS</sub>             |         | V <sub>DD</sub>            | V    |
| Analog port                   | IAINH   | ]                    | VAIN=V <sub>DD</sub>                                  | 3.0 to 5.5          |                             |         | 1                          |      |
| input current                 |         | VAIN=V <sub>SS</sub> | 3.0 to 5.5                                            | -1                  |                             |         | μA                         |      |

## **AD Converter Characteristics** at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{SS}1 = 0V$

Note 6-1: Absolute precision not including quantizing error ( $\pm 1/2$  LSB).

Note 6-2: Conversion time means time from executing AD conversion instruction to loading complete digital value to register.

## Consumption Current Characteristics at $Ta = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{SS}1 = 0V$

| Parameter               | Ourseland      | Pin/               | Que distante                                                                               |                     |     | Specification |     |      |  |
|-------------------------|----------------|--------------------|--------------------------------------------------------------------------------------------|---------------------|-----|---------------|-----|------|--|
|                         | Symbol Remarks |                    | Conditions                                                                                 | V <sub>DD</sub> [V] | min | typ           | max | unit |  |
| Current                 | IDDOP(1)       | V <sub>DD</sub> 1  | FmCF=10Hz for ceramic resonator                                                            | 4.5 to 5.5          |     | 8.0           | 24  |      |  |
| dissipation             |                | =V <sub>DD</sub> 2 | oscillation                                                                                | 4.5 10 5.5          |     | 0.0           | 24  |      |  |
| during basic            |                | =V <sub>DD</sub> 3 | System clock: 10MHz                                                                        |                     |     |               |     |      |  |
| operation<br>(Note 7-1) |                |                    | <ul> <li>Internal RC oscillation stopped.</li> <li>1/1 frequency division ratio</li> </ul> | 3.0 to 4.5          |     | 6.1           | 19  |      |  |
| (NOLE 7-1)              | IDDOP(2)       | _                  | CF1=15MHz for external clock                                                               |                     |     |               |     |      |  |
|                         | IDDOF(2)       |                    | System clock: CF1 oscillation                                                              | 4.5 to 5.5          |     | 10.5          | 32  |      |  |
|                         |                |                    | Internal RC oscillation stopped.                                                           |                     |     |               |     |      |  |
|                         |                |                    | <ul> <li>1/2 frequency division ratio</li> </ul>                                           | 3.0 to 4.5          |     | 9.5           | 28  | mA   |  |
|                         | IDDOP(3)       |                    | FmCF=4MHz for ceramic resonator                                                            | 4.5.4.5.5           |     |               | 0.5 |      |  |
|                         |                |                    | oscillation                                                                                | 4.5 to 5.5          |     | 3.8           | 9.5 |      |  |
|                         |                |                    | System clock: 4MHz                                                                         |                     |     |               |     |      |  |
|                         |                |                    | <ul> <li>Internal RC oscillation stopped.</li> </ul>                                       | 3.0 to 4.5          |     | 3.1           | 7.8 |      |  |
|                         |                | _                  | <ul> <li>1/1 frequency division ratio</li> </ul>                                           |                     |     |               |     |      |  |
|                         | IDDOP(4)       |                    | <ul> <li>FmCF=0Hz (No oscillation)</li> </ul>                                              | 4.5 to 5.5          |     | 0.72          | 3   |      |  |
|                         |                |                    | <ul> <li>System clock: RC oscillation</li> </ul>                                           | 2.5 to 4.5          |     | 0.53          | 2   |      |  |
|                         |                |                    | Divider set to 1/2                                                                         | 2.5 10 4.5          |     | 0.55          | 2   |      |  |
|                         | IDDOP(5)       |                    | <ul> <li>FsX'tal=32.768kHz for crystal oscillation</li> </ul>                              | 4.5 to 5.5          |     | 39            | 220 |      |  |
|                         |                |                    | System clock: 32.768KHz                                                                    |                     |     |               |     | μA   |  |
|                         |                |                    | Internal RC oscillation stopped.                                                           | 2.5 to 4.5          |     | 25            | 150 |      |  |
|                         |                |                    | <ul> <li>1/2 frequency division ratio</li> </ul>                                           |                     |     |               |     |      |  |

Note 7-1: The currents of the output transistors and the pull-up MOS transistors are ignored.

Continued on next page.

## LC87F6D64A

| <b>D</b>                            |            | Pin/                                                          | Conditions                                                                                                        |                     |     | Specification |      |      |  |
|-------------------------------------|------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|-----|---------------|------|------|--|
| Parameter                           | Symbol     | Remarks                                                       | Conditions                                                                                                        | V <sub>DD</sub> [V] | min | typ           | max  | unit |  |
| Current<br>dissipation<br>HALT mode | IDDHALT(1) | V <sub>DD</sub> 1<br>=V <sub>DD</sub> 2<br>=V <sub>DD</sub> 3 | HALT mode<br>• FmCF=10MHz for Ceramic resonator<br>oscillation                                                    | 4.5 to 5.5          |     | 3.0           | 9    |      |  |
| (Note 7-1)                          |            |                                                               | <ul><li>System clock : 10MHz</li><li>Internal RC oscillation stopped.</li><li>Divider: 1/1</li></ul>              | 3.0 to 4.5          |     | 2.1           | 6.3  |      |  |
|                                     | IDDHALT(2) |                                                               | HALT mode<br>• CF1=15MHz for external clock<br>• System clock : CF1 oscillation                                   | 4.5 to 5.5          |     | 4.2           | 12.5 |      |  |
|                                     |            |                                                               | <ul> <li>System clock : CFT oscillation</li> <li>Internal RC oscillation stopped.</li> <li>Divider 1/2</li> </ul> | 3.0 to 4.5          |     | 2.5           | 7.8  | mA   |  |
|                                     | IDDHALT(3) |                                                               | HALT mode<br>• FmCF=4MHz for Ceramic resonator<br>oscillation                                                     | 4.5 to 5.5          |     | 1.4           | 3.5  |      |  |
|                                     |            |                                                               | <ul><li>System clock : 4MHz</li><li>Internal RC oscillation stopped.</li><li>Divider: 1/1</li></ul>               | 2.5 to 4.5          |     | 1.0           | 2.5  |      |  |
|                                     | IDDHALT(4) |                                                               | HALT mode<br>• FmCF=0Hz (When oscillation stops.)                                                                 | 4.5 to 5.5          |     | 420           | 1600 |      |  |
|                                     |            |                                                               | System clock : RC oscillation     Divider: 1/2                                                                    | 2.5 to 4.5          |     | 280           | 1100 |      |  |
|                                     | IDDHALT(5) |                                                               | HALT mode<br>• FsX'tal=32.768kHz for crystal oscillation                                                          | 4.5 to 5.5          |     | 24            | 80   |      |  |
|                                     |            |                                                               | <ul> <li>Internal RC oscillation stopped.</li> <li>System clock : 32.768kHz</li> <li>Divider: 1/2</li> </ul>      | 2.5 to 4.5          |     | 14            | 60   | μΑ   |  |
| Current<br>dissipation              | IDDHOLD(1) | V <sub>DD</sub> 1                                             | HOLD mode<br>• CF1=V <sub>DD</sub> or open circuit                                                                | 4.5 to 5.5          |     | 0.10          | 20   |      |  |
| HOLD mode                           |            |                                                               | (when using external clock)                                                                                       | 2.5 to 4.5          |     | 0.02          | 15   |      |  |
| Current<br>dissipation              | IDDHOLD(2) | V <sub>DD</sub> 1                                             | Date/time clock HOLD mode<br>• CF1=V <sub>DD</sub> or open circuit                                                | 4.5 to 5.5          |     | 21            | 65   |      |  |
| Date/time<br>clock<br>HOLD mode     |            |                                                               | (when using external clock)<br>• FsX'tal=32.768kHz for crystal oscillation                                        | 2.5 to 4.5          |     | 11            | 50   |      |  |

Note 7-1: The currents of the output transistors and the pull-up MOS transistors are ignored.

# **F-ROM Programming Characteristics** at $Ta = +10^{\circ}C$ to $+55^{\circ}C$ , $V_{SS}1 = 0V$

| Parameter                                        | Pin/                  |                   | Conditions                                                                        |                     | Specification |     |     |      |
|--------------------------------------------------|-----------------------|-------------------|-----------------------------------------------------------------------------------|---------------------|---------------|-----|-----|------|
| Parameter                                        | Symbol                | Remarks           | Conditions                                                                        | V <sub>DD</sub> [V] | min           | typ | max | unit |
| On-board writing<br>current                      | IDDFW(1)              | V <sub>DD</sub> 1 | <ul> <li>The current dissipation of the<br/>microcomputer is excluded.</li> </ul> | 4.5 to 5.5          |               | 5   | 10  | mA   |
| Writing time         tFW(1)         • Erase time |                       | Erase time        | 451.55                                                                            |                     | 20            | 30  | ms  |      |
|                                                  | tFW(2) • Writing time |                   | Writing time                                                                      | 4.5 to 5.5          |               | 40  | 60  | μs   |

### Characteristics of a Sample Main System Clock Oscillation Circuit

The characteristics in the table bellow is based on the following conditions:

- 1. Use the standard evaluation board SANYO has provided.
- 2. Use the peripheral parts with indicated value externally.

3. The peripheral parts value is a recommended value of oscillator manufacturer.

| -         |              |                 | Circuit Parameters |      |      | Operating<br>Supply | Oscillation<br>Stabilizing Time |      |       |
|-----------|--------------|-----------------|--------------------|------|------|---------------------|---------------------------------|------|-------|
| Frequency | Manufacturer | Oscillator      | C1                 | C2   | Rd1  | Voltage Range       | typ                             | max  | Notes |
|           |              |                 | [pF]               | [pF] | [Ω]  | [V]                 | [ms]                            | [ms] |       |
| 10MHz     | MURATA       | CSTCE10M0G52-R0 | 10                 | 10   | 1k   | 2.8 to 5.5          | 0.029                           |      |       |
| TOIVIEZ   | MURATA       | CSTLS10M0G53-B0 | 15                 | 15   | 1k   | 3.0 to 5.5          | 0.028                           |      |       |
|           |              | CSTCR4M00G53-R0 | 15                 | 15   | 2.2k | 2.3 to 5.5          | 0.034                           |      |       |
| 4MHz      | MURATA       | CSTLS4M00G53-B0 | 15                 | 15   | 2.2k | 2.3 to 5.5          | 0.030                           |      |       |

Table 1 Characteristics of a Sample Main System Clock Oscillator Circuit with a Ceramic Oscillator

The oscillation stabilizing time is a period until the oscillation becomes stable after  $V_{DD}$  becomes higher than minimum operating voltage. (Refer to Figure 4)

## **Characteristics of a Sample Subsystem Clock Oscillator Circuit**

The characteristics in the table bellow is based on the following conditions:

- 1. Use the standard evaluation board SANYO has provided.
- 2. Use the peripheral parts with indicated value externally.
- 3. The peripheral parts value is a recommended value of oscillator manufacturer

| Table 2 | Characteristics of | a Sample Subsyster                      | n Clock Oscillator | Circuit with a Crystal Oscillator |
|---------|--------------------|-----------------------------------------|--------------------|-----------------------------------|
|         |                    | r · · · · · · · · · · · · · · · · · · · |                    |                                   |

| Frequency | Manufacturer | Manufactures |      | Oscillator |     | Circuit Pa | arameters | i   | Operating<br>Supply Voltage |       | lation<br>ng Time | Notos |
|-----------|--------------|--------------|------|------------|-----|------------|-----------|-----|-----------------------------|-------|-------------------|-------|
| Frequency |              | Oscillator   | C3   | C4         | Rf  | Rd2        | Range     | typ | max                         | Notes |                   |       |
|           |              |              | [pF] | [pF]       | [Ω] | [Ω]        | [V]       | [s] | [s]                         |       |                   |       |
|           |              |              |      |            |     |            |           |     |                             |       |                   |       |

The oscillation stabilizing time is a period until the oscillation becomes stable after executing the instruction which starts the sub-clock oscillation or after releasing the HOLD mode. (Refer to Figure 4)

Notes: Since the circuit pattern affects the oscillation frequency, place the oscillation-related parts as close to the oscillation pins as possible with the shortest possible pattern length.





Figure 1 Ceramic Oscillation Circuit

Figure 2 Crystal Oscillation Circuit



Figure 3 AC Timing Measurement Point



Reset Time and Oscillation Stabilization Time



HOLD Reset Signal and Oscillation Stabilization Time

Figure 4 Oscillation Stabilization Time



Note: Set  $C_{RES}$ ,  $R_{RES}$  values such that reset time exceeds 200 $\mu$ s.





Figure 6 Serial I/O Waveform



Figure 7 Pulse Input Timing Signal Waveform

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of December, 2007. Specifications and information herein are subject to change without notice.