CMOS LSI



LC895195

# ATA-PI (IDE) CD-ROM Decoder LSI

## Preliminary

### Overview

The LC895195 is a CD-ROM decoder LSI that includes both an on-chip IDE interface that was developed jointly with Western Digital and an on-chip subcode ECC function.

### **Features**

- ATA-PI (IDE) interface
- Supports 16× playback (with IORDY) Using ×16 70 ns DRAMs
- 16.6 MB/s transfer rate: Using ×16 70 ns DRAMs
- 8.33 MB/s transfer rate: Using ×8 70 ns DRAMs
- Supports the use of from 1 M to 32 M of buffer RAM. (DRAM)
- Allows the user to arbitrarily set the CD main channel, C2 flag and subcode areas in buffer RAM.
- Batch transfer function (function for transferring the CD main channel, C2 flag and subcode data in one operation)
- Multi-transfer function (function for sending multiple blocks in one operation)

## **Package Dimensions**

unit: mm

3214-SQFP144



## **Specifications**

#### Absolute Maximum Ratings at $\mathbf{V}_{SS}$ = 0 V

| Parameter                              | Symbol                              | Conditions | Ratings                       | Unit |
|----------------------------------------|-------------------------------------|------------|-------------------------------|------|
| Maximum supply voltage                 | V <sub>DD</sub> max                 | Ta = 25°C  | -0.3 to +7.0                  | V    |
| I/O voltages                           | V <sub>I</sub> , V <sub>O</sub> max | Ta = 25°C  | –0.3 to V <sub>DD</sub> + 0.3 | V    |
| Allowable power dissipation            | Pd max                              | Ta ≤ 70°C  | 550                           | mW   |
| Operating temperature                  | Topr                                |            | -30 to +75                    | °C   |
| Storage temperature                    | Tstg                                |            | -55 to +125                   | °C   |
| Soldering heat resistances (pins only) |                                     | 10 seconds | 235                           | °C   |
| I/O current                            | I <sub>I</sub> , I <sub>O</sub> max |            | ±20*                          | mA   |

Note: \* Per cell for basic I/O cells

### Allowable Operating Ranges at Ta = –30 to +75°C, $V_{SS}$ = 0 V

| Parameter               | Symbol          | Conditions | min | typ | max             | Unit |
|-------------------------|-----------------|------------|-----|-----|-----------------|------|
| Supply voltage          | V <sub>DD</sub> |            | 4.5 | 5.0 | 5.5             | V    |
| Input voltage range VIN |                 |            | 0   |     | V <sub>DD</sub> | V    |

SANYO Electric Co., Ltd. Semiconductor Bussiness Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

| Parameter                 | Symbol            | Applicable Pins* (See below)                                           |                         | min                   | typ | max | Unit |
|---------------------------|-------------------|------------------------------------------------------------------------|-------------------------|-----------------------|-----|-----|------|
| Input high level voltage  | V <sub>IH</sub> 1 |                                                                        |                         | 2.2                   |     |     | V    |
| Input low level voltage   | V <sub>IL</sub> 1 |                                                                        |                         |                       |     | 0.8 | V    |
| Input high level voltage  | V <sub>IH</sub> 2 | TTI composible with                                                    | null un registery (0)   | 2.2                   |     |     | V    |
| Input low level voltage   | V <sub>IL</sub> 2 | TIL compatible, with                                                   | i pull-up resistor: (9) |                       |     | 0.8 | V    |
| Input high level voltage  | V <sub>IH</sub> 3 | TTI composible Cob                                                     | mitty (2) and (10)      | 2.2                   |     |     | V    |
| Input low level voltage   | V <sub>IL</sub> 3 | TIL compatible, Sch                                                    | milt: (2), and (10)     |                       |     | 0.8 | V    |
| Output high level voltage | V <sub>OH</sub> 1 | I <sub>OH</sub> = -2 mA                                                | (E) (Z) and (0)         | V <sub>DD</sub> – 2.1 |     |     | V    |
| Output low level voltage  | V <sub>OL</sub> 1 | I <sub>OL</sub> = 2 mA                                                 |                         |                       |     | 0.4 | V    |
| Output high level voltage | V <sub>OH</sub> 2 | I <sub>OH</sub> =8 mA                                                  | (2)                     | V <sub>DD</sub> – 2.1 |     |     | V    |
| Output low level voltage  | V <sub>OL</sub> 2 | $I_{OL} = 8 \text{ mA}$ (3)                                            |                         |                       |     | 0.4 | V    |
| Output high level voltage | V <sub>OH</sub> 3 | I <sub>OH</sub> = -4 mA                                                | (6) and (10)            | V <sub>DD</sub> – 2.1 |     |     | V    |
| Output low level voltage  | V <sub>OL</sub> 3 | I <sub>OL</sub> = 24 mA (6), and (10)                                  |                         |                       |     | 0.4 | V    |
| Output high level voltage | V <sub>OL</sub> 5 | I <sub>OL</sub> = 24 mA: (8)                                           |                         |                       |     | 0.4 | V    |
| Output high level voltage | V <sub>OL</sub> 4 | I <sub>OL</sub> = 2 mA: (4)                                            |                         |                       |     | 0.4 | V    |
| Input leakage current     | IIL               | V <sub>I</sub> = V <sub>SS</sub> , V <sub>DD</sub> : (1), (2),and (10) |                         | -10                   |     | +10 | μA   |
| Output leakage current    | loz               | For high-impedance outputs: (6), and (10)                              |                         | -10                   |     | +10 | μA   |
| Pull-up resistance        | R <sub>UP</sub>   | (9)                                                                    |                         | 40                    | 80  | 160 | kΩ   |

#### DC Characteristics at $V_{SS}$ = 0 V, $V_{DD}$ = 4.5 to 5.5 V, Ta = -30 to +75°C

Note: \* The entries in the "Applicable Pins" column specify the following pin sets.

[Input]

1: CSCTRL, SUA0 to SUA6, TEST0 to TEST4 2: SBSO, SCOR, WFCK, ZCS, ZDIOR, ZDIOW, ZDMACK, ZHRST, ZRESET, ZRD, ZWR, BCK, C2PO, LRCK, SDATA, DA0 to DA2, ZCS1FX, ZCS3FX

[Output] 3: MCK, MCK2

4: ZRSTCPU, ZRSTIC, ZINT1 5: ZINT, ZSWAIT

6: DMARQ, HINTRQ

7: RA0 to RA9, ZCAS0, ZCAS1, ZLWE, ZOE, ZRAS0, ZRAS1, ZUWE, EXCK 8: IORDY, ZIOCS16

[I/O]

9: D0 to D7, IO0 to IO15

10: DD0 to DD15, ZDASP, ZPDIAG

Note: XTAL, XTALCK

The above pins are not included in the DC characteristics.

#### Sample Recommended Oscillator Circuit



 $R1 = 120 \text{ k}\Omega$  $\begin{array}{l} \mathsf{R1} = \mathsf{120} \; \mathsf{R2} \\ \mathsf{R2} = \mathsf{47} \; \mathsf{K\Omega} \\ \mathsf{C1} = \mathsf{30} \; \mathsf{pF} \\ \mathsf{For} \; \mathsf{a} \; \mathsf{crystal} \; \mathsf{oscillator} \; \mathsf{frequency} \; \mathsf{of} \; \mathsf{16.9344} \; \mathsf{MHz}. \\ \mathsf{Alternatively:} \end{array}$  $R1 = 3.3 k\Omega$ R2 = NoneC1 = 5 pF

For a crystal oscillator frequency of 33.8688 MHz. For an oscillator frequency of 33.8688, the third harmonic is used. This means that precise component values will be influenced by the printed circuit board. Consult the manufacturer of the crystal to determine the circuit constants for this frequency.

#### LC895195

#### **Pin Functions**

Type: I: Input pin, O: Output pin, B: Bidirectional pin, P: Power supply pin, NC: No connection pin

| Pin No. | Symbol           | Туре     | Function                                                     |
|---------|------------------|----------|--------------------------------------------------------------|
| 1       | V <sub>SS0</sub> | Р        |                                                              |
| 2       | ZRAS0            | 0        | Buffer DRAM RAS signal output 0 (This pin is used normally.) |
| 3       | ZRAS1            | 0        | Buffer DRAM RAS signal output 1                              |
| 4       | V <sub>SS0</sub> | Р        |                                                              |
| 5       | ZCAS0            | 0        | Buffer DRAM CAS signal output 0 (This pin is used normally.) |
| 6       | ZCAS1            | 0        | Buffer DRAM CAS signal output 1                              |
| 7       | Veeo             | P        |                                                              |
| 8       | 70F              | 0        | Buffer RAM output enable                                     |
| 9       | ZUWE             | 0        | Buffer RAM upper write enable                                |
| 10      | ZLWE             | 0        | Buffer RAM lower write enable                                |
| 11      | PAO              | 0        |                                                              |
| 12      | RAU<br>BA1       | 0        |                                                              |
| 12      |                  | 0        |                                                              |
| 13      | RA2              | 0        |                                                              |
| 14      | RA3              | 0        | RAU to RA6 are the data butter DRAM address signal output.   |
| 15      | RA4              | 0        |                                                              |
| 16      | RA5              | 0        |                                                              |
| 17      | RA6              | 0        |                                                              |
| 18      | V <sub>DD</sub>  | Р        |                                                              |
| 19      | V <sub>SS0</sub> | Р        |                                                              |
| 20      | RA7              | 0        |                                                              |
| 21      | RA8              | 0        | RA7 to RA9 are the data buffer DRAM address signal output.   |
| 22      | RA9              | 0        |                                                              |
| 23      | V <sub>SS0</sub> | Р        |                                                              |
| 24      | TEST0            | NC       |                                                              |
| 25      |                  | NC       |                                                              |
| 26      | TEST1            | NC       |                                                              |
| 27      | TEST2            | NC       |                                                              |
| 28      | TEST3            | NC       |                                                              |
| 29      |                  | NC       |                                                              |
| 30      | 100              | B        |                                                              |
| 31      | 101              | B        |                                                              |
| 32      | 101              | B        | Data buffer DRAM data I/O                                    |
| 32      | 102              | Б        | These pins have built-in pull-up resistors.                  |
| 33      | 103              |          |                                                              |
| 34      | 104              | B        |                                                              |
| 35      | 105              | В        |                                                              |
| 36      | V <sub>SS0</sub> | ۲<br>۲   |                                                              |
| 3/      | V <sub>DD</sub>  | P<br>  - |                                                              |
| 38      | 106              | В        |                                                              |
| 39      | 107              | В        |                                                              |
| 40      | IO8              | В        |                                                              |
| 41      | IO9              | В        | Data buffer DRAM data I/O                                    |
| 42      | IO10             | В        | These pins have built-in pull-up resistors.                  |
| 43      | IO11             | В        |                                                              |
| 44      | IO12             | В        |                                                              |
| 45      | IO13             | В        |                                                              |
| 46      | IO14             | В        |                                                              |
| 47      | IO15             | В        |                                                              |
| 48      | EXCK             | 0        | SUB-CODE I/O                                                 |
| 49      | WFCK             | 1        |                                                              |
| 50      | SBSO             | 1        |                                                              |
|         |                  | · ·      | 1                                                            |

 Note:
 1. NC (no connection) pins must be left open.

 2. Pin names (signal names) that begin with a Z have negative (inverted) logic.

 3. V<sub>SS0</sub> is the logic system ground and V<sub>SS1</sub> is the IDE interface driver ground.

#### LC895195

#### Continued from preceding page.

Type: I: Input pin, O: Output pin, B: Bidirectional pin, P: Power supply pin, NC: No connection pin

| Pin No. | Symbol           | Туре | Function                                                                   |
|---------|------------------|------|----------------------------------------------------------------------------|
| 51      | SCOR             | I    | SUB-CODE input pin                                                         |
| 52      | V <sub>SS0</sub> | Р    |                                                                            |
| 53      | V <sub>SS0</sub> | Р    |                                                                            |
| 54      | TEST4            | I    | Test input. This must be tied low.                                         |
| 55      | V <sub>SS0</sub> | Р    |                                                                            |
| 56      | V <sub>SS0</sub> | Р    |                                                                            |
| 57      | ZINT1            | 0    | Interrupt request signal output to the microcontroller from the IDE block. |
| 58      | V <sub>SS0</sub> | Р    |                                                                            |
| 59      | V <sub>SS0</sub> | Р    |                                                                            |
| 60      | V <sub>SS0</sub> | Р    |                                                                            |
| 61      | 000              | NC   |                                                                            |
| 62      |                  | NC   |                                                                            |
| 63      | Veen             | P    |                                                                            |
| 64      | SDATA            | 1    |                                                                            |
| 65      | BCK              | · ·  |                                                                            |
| 66      | LBCK             |      | CD-DSP interface                                                           |
| 67      | C2PO             | 1    |                                                                            |
| 68      | MCK2             |      | XTALCK 1/1 1/2 1/512 and stop output                                       |
| 60      | WCK2             |      |                                                                            |
| 70      | VSS0             |      | Vial agaillatar input                                                      |
| 70      | XTALCK           |      |                                                                            |
| 71      | XIAL             | 0    |                                                                            |
| 72      | V <sub>SS0</sub> | P    |                                                                            |
| 73      | V <sub>DD</sub>  | P    |                                                                            |
| /4      | MCK              | 0    | X I ALCK 1/1, 1/2, and stop output                                         |
| 75      | V <sub>SS0</sub> | P    |                                                                            |
| 76      | ZRSTIC           | I    | Reset signal to drive reset IC                                             |
| 77      | CSCTRL           | I    | Selects active high or active low for the microcontroller CS line.         |
| 78      | ZRESET           | I    | LSI reset                                                                  |
| 79      | ZRD              | I    | Microcontroller data read signal input                                     |
| 80      | ZWR              | I    | Microcontroller data write signal input                                    |
| 81      | ZCS              | I    | Input for the register chip select signal from the microcontroller         |
| 82      | V <sub>SS0</sub> | Р    |                                                                            |
| 83      | SUA0             | I    |                                                                            |
| 84      | SUA1             | I    |                                                                            |
| 85      | SUA2             | 1    |                                                                            |
| 86      | SUA3             | 1    | Microcontroller register select signals                                    |
| 87      | SUA4             | 1    |                                                                            |
| 88      | SUA5             |      |                                                                            |
| 89      | SUA6             | I    |                                                                            |
| 90      | V <sub>DD</sub>  | Р    |                                                                            |
| 91      | V <sub>SS0</sub> | Р    |                                                                            |
| 92      | D0               | В    |                                                                            |
| 93      | D1               | В    |                                                                            |
| 94      | D2               | В    |                                                                            |
| 95      | D3               | В    | Microcontroller data signals                                               |
| 96      | D4               | В    | י וופפר אווים וומער טעווניוון אעווייעף ופטופנטוס.                          |
| 97      | D5               | В    |                                                                            |
| 98      | D6               | В    |                                                                            |
| 99      | D7               | В    |                                                                            |
| 100     | ZINT             | 0    | Interrupt request signal output to the microcontroller                     |
|         |                  |      |                                                                            |

Note: 1. NC (no connection) pins must be left open.
2. Pin names (signal names) that begin with a Z have negative (inverted) logic.
3. V<sub>SS0</sub> is the logic system ground and V<sub>SS1</sub> is the IDE interface driver ground.

Continued on next page.

#### LC895195

Continued from preceding page.

Type: I: Input pin, O: Output pin, B: Bidirectional pin, P: Power supply pin, NC: No connection pin

| Pin No. | Symbol           | Туре | Function                |
|---------|------------------|------|-------------------------|
| 101     | ZRSTCPU          | 0    |                         |
| 102     | ZWAIT            | 0    |                         |
| 103     | ZHRST            | I    |                         |
| 104     | ZDASP            | В    |                         |
| 105     | ZCS3FX           | I    | A I API control signals |
| 106     | ZCS1FX           | I    |                         |
| 107     | DA2              | I    |                         |
| 108     | V <sub>SS0</sub> | Р    |                         |
| 109     | V <sub>DD</sub>  | Р    |                         |
| 110     | DA0              | I    |                         |
| 111     | ZPDIAG           | В    |                         |
| 112     | DA1              | I    | ATAPI control signals   |
| 113     | ZIOCS16          | 0    |                         |
| 114     | HINTRQ           | 0    |                         |
| 115     | ZDMACK           | I    |                         |
| 116     | V <sub>SS1</sub> | Р    |                         |
| 117     | IORDY            | 0    | ATADI sestral sizeala   |
| 118     | ZDIOR            | I    |                         |
| 119     | ZDIOW            | I    |                         |
| 120     | DMARQ            | 0    |                         |
| 121     | DD15             | В    | ATAPI data bus          |
| 122     | V <sub>SS1</sub> | Р    |                         |
| 123     | DD0              | В    |                         |
| 124     | DD14             | В    |                         |
| 125     | DD1              | В    | ATAPI data bus          |
| 126     | DD13             | В    |                         |
| 127     | V <sub>SS1</sub> | Р    |                         |
| 128     | V <sub>DD</sub>  | Р    |                         |
| 129     | DD2              | В    |                         |
| 130     | DD12             | В    | ATAPI data bus          |
| 131     | DD3              | В    |                         |
| 132     | V <sub>SS1</sub> | Р    |                         |
| 133     | DD11             | В    |                         |
| 134     | DD4              | В    | ATAPI data bus          |
| 135     | DD10             | В    |                         |
| 136     | V <sub>SS1</sub> | Р    |                         |
| 137     | V <sub>DD</sub>  | Р    |                         |
| 138     | DD5              | В    |                         |
| 139     | DD9              | В    | ATAPI data bus          |
| 140     | DD6              | В    |                         |
| 141     | V <sub>SS1</sub> | Р    |                         |
| 142     | DD8              | В    | ATAPI data bus          |
| 143     | DD7              | В    |                         |
| 144     | V <sub>DD</sub>  | Р    |                         |

Note: 1. NC (no connection) pins must be left open.
 Pin names (signal names) that begin with a Z have negative (inverted) logic.
 V<sub>SS0</sub> is the logic system ground and V<sub>SS1</sub> is the IDE interface driver ground.

#### **Pin Functions**

- 1. ATA-PI Pins
  - ZCS1FX (input)

Chip select signal for selecting the command block register.

ZCS3FX (input)

Chip select signal for selecting the control block register.

- DA0 to DA2 (input) Address for accessing the ATAPI registers.
- ZDASP (I/O)

Drive 1 is output and drive 0 is input.

Signal used to indicate to drive 0 that drive 1 exists.

An external pull-up resistor must be connected to this pin.

- DD0 to DD15 (I/O) 16-bit data bus. Can be used for either 8-bit or 16-bit data transfers.
- ZDIOR (input)

Read strobe signal from the host.

ZDIOW (input)

Write strobe signal from the host.

• ZDMACK (input)

Acknowledge signal from the host in response to the drive DMARQ request signal during DMA transfers. The pin circuit does not include a pull-up resistor.

• DMARQ (output)

Drive request signal during DMA transfers

- HINTRQ (output) Drive interrupt signal to the host
- ZIOCS16 (output) Signal asserted by the drive when the drive supports 16-bit transfers. This signal is not asserted during DMA transfers.
- IORDY (output)

Signal that indicates that the drive has completed response preparations during data transfers. This signal is low when the drive is not ready.

• ZPDIAG (I/O)

Signal asserted by drive 1 to inform drive 0 that diagnostics have completed.

An external pull-up resistor must be connected to this pin.

• ZHRST (input)

Reset signal from the host.

The pin circuit does not include a pull-up resistor.

- 2. MC (microcontroller) Interface Pins
  - ZCS (input)

Microcontroller chip select signal

• CSCTRL (input)

Microcontroller chip select logic selection signal

High - ZCS functions as an active low signal.

Low - ZCS functions as an active high signal.

• ZRD, ZWR, SUA0 to SUA6 (input) Microcontroller interface control signals. The SUA0 to SUA6 pins are address lines.

- ZSWAIT (output)
- When the microcontroller is accessing RAM, the sub-CPU must wait if this pin is low.
- D7 to D0 (I/O)

Microcontroller data bus. Pull-up resistors are built in.

- ZINT (output)
  - Interrupt request signal output to the microcontroller. A pull-up resistor is built in.
- ZINT1 (output)

Interrupt request signal output from the IDE block to the microcontroller. An external pull-up resistor must be connected to this pin.

- 3. Buffer RAM Pins
  - IO0 to IO15 (I/O)

Buffer DRAM data bus. A pull-up resistor is built in.

- RA0 to RA9 (output) Buffer RAM address lines.
- ZRAS0, ZRAS1 (output) Buffer DRAM RAS outputs. Normally, ZRAS0 is used, but if two 1-Mb (64k × 16 bits) chips are used, then both ZRAS0 and ZRAS1 are used, one for each of the chips.
- ZCAS0, ZCAS1 (output) Buffer DRAM CAS outputs. Normally, ZCAS0 is used, but if two 1-Mb (64k × 16 bits) chips are used, then both ZCAS0 and ZCAS1 are used, one for each of the chips. When using a two-CAS type DRAM, connect ZCAS0 to UCAS, and ZCAS1 to LCAS.
- ZOE (output) Buffer DRAM read output signal.
- ZUWE, ZLWE (output) Buffer DRAM write output signals. Connected the corresponding DRAM pins.
- 4. Subcode Interface Pins
  - EXCK, WFCK, SBSO, SCOR (input or output)

These are the subcode interface connections. The LC895195 acquires subcode data by connection with the CD-DSP and sends that data to the host.

- 5. CD-DSP Data Pins
  - BCK, SDATA, LRCK, C2PO (input) The LC895195 reads in the CD-ROM data by connecting to the CD-DSP. The C2PO pin is used for the C2 flags.
- 6. Other Pins
  - ZRESET (input)

This is the LC895195 reset pin. The LC895195 is reset by a low level on this pin.

This pin must be held low for at least 1  $\mu s$  when power is first applied.

• XTALCK, XTAL

These pins can drive a 16.9344-MHz or 33.8688-MHz oscillator. Alternatively, an external clock can be input to the XTALCK pin.

• MCK (output)

This pin outputs either the XTALCK frequency or that frequency divided by 2. This output can be turned off.

• MCK2 (output)

This pin outputs either the XTALCK frequency or that frequency divided by 512. This output can be turned off.

• ZRSTIC (output)

This pin can be set to output a low level either by writing to the microcontroller write register R46 bit 7 (ZSYSRTS) or by setting the ZHRST pin (pin 103) low. This pin goes to the high-impedance state when both ZSYSRST and ZHRST are high.

Since this pin has an open-drain circuit, an external pull-up resistor must be used.

#### • ZRSTCPU (output)

When an ATAPI soft reset command (08h) has been received, this pin generates a low-going pulse with a duration of about 1 ms (when the XTALCK frequency is 34 MHz). (This pulse will have a duration of about 2 ms when the XTALCK frequency is 16 MHz.)

At this time a microcontroller interrupt will be generated. When the ZRESET pin (pin 78) becomes active (low), the ZRESET signal will be output without change to the ZRSTCPU pin.

Since this pin has an open-drain circuit, an external pull-up resistor must be used.

- ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of November, 1997. Specifications and information herein are subject to change without notice.

No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

Anyone purchasing any products described or contained herein for an above-mentioned use shall:

① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: