

# LH28F160S3/S5 16M Flash Memory

# Migration from LH28F016SA/SU to LH28F160S3/S5

Phil Lin, Flash Applications Engineer

L

### INTRODUCTION

To convert the LH28F016SA/SU to a LH28F160S3/ S5, some hardware and software changes are necessary and precautions must be taken. This is an overview of the main differences between the the LH28F016SA/SU and LH28F160S3/S5. For more detailed information, please refer to the product specification sheets.

# HARDWARE COMPATIBILITY

Figure 1 shows the pin lay-out. Pin 1 becomes NC (No Connect) from 3/5 and pin 53 becomes STS (Status) from RY/BY.

The NC can be either driven or floated. The STS can be configured in two different modes, level mode (default mode) or pulse mode. In level mode, it acts as a RY/BY pin. For pulse mode, please see the STS Configuration Command table in the data sheets for further information.

Tables 1, 2 and 3 show the comparison of SA/SU and S3/S5 on V<sub>PP</sub> Voltage Comparison, V<sub>CC</sub> Voltage Comparison, and V<sub>PP</sub>/V<sub>CC</sub> Voltage Combination, respectively. Please note, the 12 V of V<sub>PP</sub> on LH28F160S3/S5 is no longer available.

To protect data from being accidentally erased on S3/S5,  $V_{PP}$  should be pulled lower than  $V_{PPLK}$ . The  $V_{PP} = V_{CC}$  is no longer applied for such protection.

| H28F160S3/S5<br>LH28F016SA/SU |                   |    | LH28F160S3/S5<br>LH28F016SA/SU |                  |  |  |
|-------------------------------|-------------------|----|--------------------------------|------------------|--|--|
| NC                            | 3/5               | 1• | 56 🗌 WP                        | WP               |  |  |
| $\overline{CE}_1$             | CE₁ □             | 2  | 55 🗌 WE                        | WE               |  |  |
| NC                            | NC 🗌              | 3  | 54 🗌 🛈                         | ŌĒ               |  |  |
| A <sub>20</sub>               | A <sub>20</sub> [ | 4  | 53 🗌 <b>RY/BY</b>              | STS              |  |  |
| A <sub>19</sub>               | A <sub>19</sub> [ | 5  | 52 🗌 DQ <sub>15</sub>          | DQ <sub>15</sub> |  |  |
| A <sub>18</sub>               | A <sub>18</sub> [ | 6  | 51 🗌 DQ <sub>7</sub>           | DQ <sub>7</sub>  |  |  |
| A <sub>17</sub>               | A <sub>17</sub> [ | 7  | 50 🗌 DQ <sub>14</sub>          | DQ <sub>14</sub> |  |  |
| A <sub>16</sub>               | A <sub>16</sub> [ | 8  | 49 🗌 DQ <sub>6</sub>           | $DQ_6$           |  |  |
| $V_{CC}$                      | $V_{CC}$          | 9  | 48 🗌 GND                       | GND              |  |  |
| A <sub>15</sub>               | A <sub>15</sub> [ | 10 | 47 🗌 DQ <sub>13</sub>          | DQ <sub>13</sub> |  |  |
| A <sub>14</sub>               | A <sub>14</sub> [ | 11 | 46 🗌 DQ <sub>5</sub>           | $DQ_5$           |  |  |
| A <sub>13</sub>               | A <sub>13</sub> [ | 12 | 45 🗌 DQ <sub>12</sub>          | DQ <sub>12</sub> |  |  |
| A <sub>12</sub>               | A <sub>12</sub> [ | 13 | 44 🗌 DQ <sub>4</sub>           | $DQ_4$           |  |  |
| $\overline{CE}_0$             | $\overline{CE}_0$ | 14 | 43 🗌 V <sub>CC</sub>           | V <sub>CC</sub>  |  |  |
| V <sub>PP</sub>               | V <sub>PP</sub>   | 15 | 42 🗌 GND                       | GND              |  |  |
| RP                            | RP 🗌              | 16 | 41 🗌 DQ <sub>11</sub>          | DQ <sub>11</sub> |  |  |
| A <sub>11</sub>               | A <sub>11</sub> [ | 17 | 40 🗌 DQ <sub>3</sub>           | $DQ_3$           |  |  |
| A <sub>10</sub>               | A <sub>10</sub> [ | 18 | 39 🗌 DQ <sub>10</sub>          | DQ <sub>10</sub> |  |  |
| A <sub>9</sub>                | A <sub>9</sub> [  | 19 | 38 🗌 DQ <sub>2</sub>           | DQ <sub>2</sub>  |  |  |
| A <sub>8</sub>                | A <sub>8</sub> [  | 20 | 37 🗌 V <sub>CC</sub>           | V <sub>CC</sub>  |  |  |
| GND                           | GND 🗌             | 21 | 36 🗌 DQ <sub>9</sub>           | DQ <sub>9</sub>  |  |  |
| A <sub>7</sub>                | A <sub>7</sub> [  | 22 | 35 🗌 DQ <sub>1</sub>           | DQ <sub>1</sub>  |  |  |
| A <sub>6</sub>                | A <sub>6</sub> [  | 23 | 34 🗌 DQ <sub>8</sub>           | DQ <sub>8</sub>  |  |  |
| A <sub>5</sub>                | A <sub>5</sub> [  | 24 | 33 🗌 DQ <sub>0</sub>           | $DQ_0$           |  |  |
| A <sub>4</sub>                | A <sub>4</sub> [  | 25 | 32 🗌 A <sub>0</sub>            | A <sub>0</sub>   |  |  |
| A <sub>3</sub>                | A <sub>3</sub> [  | 26 | 31 🗌 BYTE                      | BYTE             |  |  |
| A <sub>2</sub>                | A <sub>2</sub> [  | 27 | 30 🗌 NC                        | NC               |  |  |
| A <sub>1</sub>                | A <sub>1</sub> [  | 28 | 29 🗌 NC                        | NC               |  |  |
|                               |                   |    |                                | FL16-1           |  |  |

Figure 1. Pin-out Comparison of the LH28F160S3/S5 versus LH28F016SA/SU

| V <sub>PP</sub> VOLTAGE | LH28F016SA | LH28F016SU | LH28F160S3 | LH28F160S5 |
|-------------------------|------------|------------|------------|------------|
| 12 V                    | Yes        | No         | No         | No         |
| 5.0 V                   | No         | Yes        | Yes        | Yes        |
| 3.3 V                   | No         | Yes        | Yes        | No         |
| 2.7 V                   | No         | No         | Yes        | No         |

# Table 1. $V_{PP}$ Voltage Comparison

# Table 2. $V_{CC}$ Voltage Comparison

| V <sub>CC</sub> VOLTAGE | LH28F016SA/SU | LH28F160S3 | LH28F160S5 |
|-------------------------|---------------|------------|------------|
| 5.0 V                   | Yes           | No         | Yes        |
| 3.3 V                   | Yes           | Yes        | No         |
| 2.7 V                   | No            | Yes        | No         |

# Table 3. $V_{PP}/V_{CC}$ Voltage Combinations

| DEVICE     | V <sub>CC</sub> VOLTAGE | V <sub>PP</sub> VOLTAGE |  |
|------------|-------------------------|-------------------------|--|
| LH28F160S3 | 2.7 V                   | 2.7 V, 3.3 V or 5.0 V   |  |
| LH28F160S3 | 3.3 V                   | 3.3 V or 5.0 V          |  |
| LH28F160S5 | 5.0 V                   | 5.0 V                   |  |

## SOFTWARE COMPATIBILITY

The manufacture and device IDs need to be changed, please refer to Table 4.

LH28F016SA/SU and LH28F160S3/S5 have two command sets each, Compatible Command and Enhanced Command.

The Compatible Command performs the basic operations such as Array read, Word/Byte Write, Block Erase and Suspend etc. The S3/S5 has the same command set as SA/SU.

However the Enhanced Command is different from SA/SU and S3/S5. Table 5 shows the differences.

Furthermore, the S3/S5 supports CFI (Common Flash Interface). The CFI standardizes the software

compatibility. It contains block size, density, command set information, etc. To accommodate such changes, some software modifications are necessary. Table 5 shows the changes between SA/SU and S3/S5. For additional information on software compatibility, please refer to the product data sheets.

#### Table 4. ID Codes Comparison

| DEVICE        | MANUFACTURE<br>ID | DEVICE ID |  |
|---------------|-------------------|-----------|--|
| LH28F016SA    | 89 H              | A0 H      |  |
| LH28F016SU    | B0 H              | 88 H      |  |
| LH28F160S3/S5 | B0 H              | D0 H      |  |

| ENHANCED<br>COMMAND FUNCTION      | COMMAND<br>CODE | ENHANCED<br>ON S3/S5 | NEW ON<br>S3/S5 | NOT SUPPORTED<br>ON S3/S5 |
|-----------------------------------|-----------------|----------------------|-----------------|---------------------------|
| Intelligent identifier            | 90 H            | Х                    |                 |                           |
| Suspend                           | B0 H            | Х                    |                 |                           |
| Lock Block/Confirm                | 77H/D0H         |                      |                 | X                         |
| Set Block Lock-Bit/Confirm        | 60H/01H         |                      | Х               |                           |
| Clear Block Lock-Bits/Confirm     | 60H/D0H         |                      | Х               |                           |
| Single Load to Page Buffer        | 74 H            |                      |                 | Х                         |
| Sequential Load to Page Buffer    | E0 H            |                      |                 | Х                         |
| Page Buffer Write to Flash        | 0C H            |                      |                 | Х                         |
| Write to Buffer/Confirm           | E8H/D0H         |                      | Х               |                           |
| Erase All Unlocked Blocks/Confirm | A7H/D0H         |                      |                 | Х                         |
| Full Chip Erase/Confirm           | 30H/D0H         |                      | Х               |                           |
| Device Configuration              | 96 H            |                      |                 | X                         |
| STS Configuration                 | B8 H            |                      | Х               |                           |
| Read Query                        | 98 H            |                      | Х               |                           |
| Read Extended Status Register     | 71 H            |                      |                 | Х                         |
| Read Page Buffer                  | 75 H            |                      |                 | X                         |
| Page Buffer Swap                  | 72 H            |                      |                 | Х                         |
| Two-Byte Program                  | FB H            |                      |                 | X                         |
| Upload Status Bits                | 97 H            |                      |                 | Х                         |
| Upload Device Information         | 99 H            |                      |                 | Х                         |
| Sleep                             | F0 H            |                      |                 | Х                         |
| Abort                             | 80 H            |                      |                 | Х                         |

#### Table 5. Software Changes Between SA and S3/S5

Because the command sets differ, some status register bits checking need to be changed accordingly. Please refer to Table 6 for those changes, and refer to product data sheets for detailed information.

| STATUS                       | S3/S5                  | SA/SU CSR       | SA/SU GSR | SA/SU BSR |
|------------------------------|------------------------|-----------------|-----------|-----------|
| Write State Machine Status   | SR.7                   | CSR.7           | GSR.7     |           |
| Erase-Suspend Status         | SR.6                   | CSR.6           |           |           |
| Program-Suspend Status       | SR.2                   |                 |           |           |
| Operation Suspend Status     | SR.6 or SR.2           |                 | GSR.6     |           |
| Erase Status                 | SR.5                   | CSR.5           |           |           |
| Data-Write Status            | SR.4                   | CSR.4           |           |           |
| Device Operation Status      | SR.5 or SR.4           |                 | GSR.5     |           |
| Improper Command sequence    | SR.5 and SR.4          | CSR.5 and CSR.4 |           |           |
| Device Sleep Status          | N/A                    |                 | GSR.4     |           |
| Block Status                 | SR.1                   |                 |           | BSR.7     |
| Block Lock Status            | BSR.0                  |                 |           | BSR.6     |
| Block Operation Status       | BSR.1, SR.5 or SR.4    |                 |           | BSR.5     |
| Block Operation Abort Status | N/A                    |                 |           | BSR.4     |
| Queue Status                 | N/A (XSR.7)            |                 | GSR.3     | BSR.3     |
| V <sub>PP</sub> Status       | SR.3                   | CSR.3           |           | BSR.2     |
| Page Buffer Available Status | XSR.7                  |                 | GSR.2     |           |
| Page Buffer Status           | N/A                    |                 | GSR.1     |           |
| Page Buffer Select Status    | N/A                    |                 | GSR.0     |           |
| Reserved                     | XSR.0-6, BSR.2-7, SR.0 | CSR.2-0         |           | BSR.0     |

## Table 6. Status Register Bit Cross Reference

SHARP

# AC/DC SPECIFICATIONS

The comparison of electrical specifications between LH28F016SA/SU and LH28F160S3/S5 in shown in Table 7. Please note the power consumption of these devices varies, depending on the operation mode(s).

The programming and erase times have been improved. Therefore, the S3/S5 operates more effectively than the SA/SU. Please refer to the data sheets for further information.

| PARAMETER                                          |                   | LH28F016SA/SU      |                      | LH28F160S5 | LH28F160S3 |             |
|----------------------------------------------------|-------------------|--------------------|----------------------|------------|------------|-------------|
| Supply Voltage (V <sub>CC</sub> /V <sub>PP</sub> ) |                   | 5 V/5 V (5 V/12 V) | 3.3 V/5 V (3.3/12 V) | 5 V/5 V    | 3.3 V/5 V  | 3.3 V/3.3 V |
| Read Current (MAX.)                                | I <sub>CC</sub> R | 60 mA (60 mA)      | 35 mA (35 mA)        | 50 mA      | 25 mA      | 25 mA       |
| Muite Ourrent (MAX)                                | I <sub>PP</sub> W | 60 mA (12 mA)      | 60 mA (15 mA)        | 80 mA      | 80 mA      | 80 mA       |
| Write Current (MAX.)                               | I <sub>CC</sub> W | 35 mA (35 mA)      | 12 mA (12 mA)        | 35 mA      | 17 mA      | 17 mA       |
| Erase Current (MAX.)                               | I <sub>PP</sub> E | 40 mA (10 mA)      | 40 mA (10 mA)        | 40 mA      | 40 mA      | 40 mA       |
|                                                    | I <sub>CC</sub> E | 25 mA (25 mA)      | 12 mA (12 mA)        | 30 mA      | 17 mA      | 17 mA       |
| Standby Current (MAX.)                             | IccS              | 10 µA (100 µA)     | 8 µA (100 µA)        | 100 µA     | 100 µA     | 100 µA      |
| Deep Power Down                                    | I <sub>PP</sub> D | 5 μΑ (5 μΑ)        | 5 µA (5 µA)          | 5 μΑ       | 5 µA       | 5 µA        |
| Current (MAX.)                                     | I <sub>CC</sub> P | 5 µA/50 µA (5 µA)  | 5 μΑ/50 μΑ (5 μΑ)    | 15 µA      | 15 µA      | 15 µA       |
| Address Access Time (MA                            | X.)               | 70 ns (70 ns)      | 120 ns (120 ns)      | 70 ns      | 100 ns     | 100 ns      |
| OE Access Time (MAX.)                              |                   | 30 ns (30 ns)      | 45 ns (45 ns)        | 30 ns      | 45 ns      | 45 ns       |
| Byte Write Time (TYP.)                             |                   | 8 µs (6 µs)        | 12 µs (9 µs)         | 9.24 µs    | 12.95 µs   | 19.51 µs    |
| Byte Write time with page buffer (TYP.)            |                   | 6.5us (5.5 µs)     | 9.5 µs (6.5 µs)      | 2 µs       | 2.7 µs     | 5.86 µs     |
| Block Write Time (TYP.)                            |                   | 0.5 s (0.4 s)      | 0.8 s (0.6 s)        | 0.38 s     | 0.43 s     | 0.89 s      |
| Block Erase Time (TYP.)                            |                   | 0.7 s (0.6 s)      | 0.9 s (0.8 s)        | 0.34 s     | 0.41 s     | 0.55 s      |
| Access Time at 2.7 V at (MAX.)                     |                   | 160 ns             |                      |            | 12         | 0 ns        |

### Table 7. Comparison of Electrical Specification

# CONCLUSION

In addition to some hardware and software changes, DC/AC data modifications are necessary. Below is the summary of those changes. Please refer to the product data sheets for any further and detailed information.

- For any new designs, please contact your local representative, Sharp's field sales office or Sharp's distributions for Flash memory products information, or please visit Sharp's World Wide Web: http://www.sharpsma.com for latest information.
- For any existing designs, the following points need to be checked.
  - Hardware:
    - Covert 12  $V_{\text{PP}}$  to be 5 V, 3.3 V or 2.7 V.
    - Become NC on pin 1 and STS on pin 53 from 3/5 and RY/BY, respectively.
    - Pull V<sub>PP</sub> below V<sub>CCLK</sub> to protect data if it is used.

- Software:
  - No software changes are required if the Enhanced Command Set and Status Registers are not used.
  - Refer Table 5, 6 and data sheets for detail information on software modifications.
- AC/DC Characteristic Differences:
  - Block Erase Time and Block Program Time of S3/S5 are shorter than SA/SU.
  - S3/S5 Byte Wrtie Time without page buffer is longer than SA/SU.
  - Refer to Table 7 and product data sheets for additional information.

#### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE.

Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage.



#### NORTH AMERICA

SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (360) 834-2500 Fax: (360) 834-8903 http://www.sharpsma.com

#### EUROPE

SHARP Microelectronics Europe Sonninstraße 3 20097 Hamburg, Germany Phone: (49) 40 2376-2286 Fax: (49) 40 2376-2232 http://www.sharpsme.com

#### ASIA

SHARP Corporation Integrated Circuits Group 2613-1 Ichinomoto-Cho Tenri-City, Nara, 632, Japan Phone: +81-743-65-1321 Fax: +81-743-65-1532 http://www.sharp.co.jp