# NXP LPCOpen LPC11U6x and LPC11E6x Release Notes

## LPCOpen LPC11U6x and LPC11E6x version release history and known issues

#### LPCOpen LPC11U6x and LPC11E6x Release Notes

The version history and known issue lists on this page are for v3.xx, and 2.xx releases of LPCOpen only. Version history previous to v2.xx releases can be found HERE.

Some issues are known at the time of the versioned package release. Issues found after the release can be found on the LPCOpen bug tracker pages



### LPCOpen v3.03.000 release (Released: 08/13/2018): NXP LPC11U6x and LPC11E6x

#### **Features Added**

None

#### **Changes and Fixes**

In the sysinit\_11u6x.c, the flash time settings (changed to FLASHTIM\_3CLK\_CPU) corrected for CPU frequency operations above 40 MHz.

#### **Known issues**

None

## LPCOpen v3.02.000 release (Released: 12/11/2017): NXP LPC11U6x and LPC11E6x

#### **Features Added**

None

#### **Changes and Fixes**

• In the syscon\_11u6x.h, in the STARTERP1 register, updated the RTC interrupt wakeup bit from bit 19 to bit 12

#### **Known issues**

None

## LPCOpen v3.01.000 release (Released: 03/29/2017): NXP LPC11U6x and LPC11E6x

#### **Features Added**

V2 LPCOpen code was converted to V3 LPCOpen. This simplifies code structure and decrease
path lengths, LPCOpen has been reorganized to a flatter structure. These changes have been
made in an effort to improve usability and maintainability of LPCOpen software

#### **Changes and Fixes**

- Definition issue fixed in Chip\_GPIO\_SetPortDIR(LPC\_GPIO\_T \*pGPIO, uint8\_t port, uint8\_t pinMask, bool outSet) (file: gpio\_11u6x.c) and miss "}" in Chip\_SYSCTL\_SetPinInterrupt(uint32\_t intno, uint8\_t port, uint8\_t pin) (file: syscon\_11u6x.c).
- Wrong type declaration fixed in gpio\_11u6x.c and syscon\_11u6x.c
- For EP0 transfers, HW will do auto handshake as long as the ACTIVE is set in EP0\_IN/OUT command list.
   Unlike for other endpoints, hardware will not clear the ACTIVE bit after transfer is done. To handle this,
   LPCOpen software has been updated to manually clear the bit whenever it receives new setup packet and
   sets it only after it has queued the data for control transfer as shown in "Flowchart for control endpoint EP0"
   in the user manual.
- · Fixed the ADC DMA issue

• Fix EEPROM failure (declared a byte array)

#### **Known issues**

None

## LPCOpen v2.12.000 release (Released: 11/18/2016): NXP LPC11U6x and LPC11E6x

#### **Features Added**

None

#### **Changes and Fixes**

- Read blocking issue and proper return on SetBaud (uart\_0\_11u6xc.c:)
- Proper Flash read delay (fmc\_11u6x.h, sysinit\_11u6x.c)
- Proper max ADC clock rate and calibration procedure (adc.c, adc\_11u6x.h adc\_11u6x.c)
- Removed some dead code (never used) that was in error (I2cm\_11u6x.c)
- Error in PININT assignment fixed in this 11u6x release (syscon\_11u6x.c)
- Error in GPIO port direction and set/clear (gpio\_11u6x.h)

#### **Known issues**

None

#### How to Reach Us

Home Page: www.nxp.com

Web Support: www.nxp.com/support

#### **USA/Europe or Locations Not Listed:**

NXP Semiconductor

Technical Information Center, EL516

2100 East Elliot Road

Tempe, Arizona 85284

+1-800-521-6274 or +1-480-768-2130

www.nxp.com/support

#### Europe, Middle East, and Africa:

NXPHalbleiter Deutschland GmbH

**Technical Information Center** 

Schatzbogen 7

81829 Muenchen, Germany

+44 1296 380 456 (English)

+46 8 52200080 (English)

+49 89 92103 559 (German)

+33 1 69 35 48 48 (French)

www.nxp.com/support

#### Japan:

NXP Semiconductor

ARCO Tower 15F

1-8-1, Shimo-Meguro, Meguro-ku,

Tokyo 153-0064, Japan

0120 191014 or +81 3 5437 9125

support.japan@nxp.com

#### Asia/Pacific:

NXP Semiconductor Hong Kong Ltd.

**Technical Information Center** 

2 Dai King Street

Tai Po Industrial Estate

Tai Po, N.T., Hong Kong

+800 2666 8080

support.asia@nxp.com